Home
last modified time | relevance | path

Searched refs:phyclk_mhz (Results 1 – 25 of 25) sorted by relevance

/linux/drivers/gpu/drm/amd/display/dc/dml/dcn31/
H A Ddcn31_fpu.c127 .phyclk_mhz = 600.0,
136 .phyclk_mhz = 810.0,
145 .phyclk_mhz = 810.0,
154 .phyclk_mhz = 810.0,
163 .phyclk_mhz = 810.0,
371 .phyclk_mhz = 600.0,
380 .phyclk_mhz = 810.0,
389 .phyclk_mhz = 810.0,
398 .phyclk_mhz = 810.0,
407 .phyclk_mhz
[all...]
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn351/
H A Ddcn351_fpu.c107 .phyclk_mhz = 600.0,
120 .phyclk_mhz = 810.0,
133 .phyclk_mhz = 810.0,
146 .phyclk_mhz = 810.0,
159 .phyclk_mhz = 810.0,
172 .phyclk_mhz = 810.0,
185 .phyclk_mhz = 810.0,
198 .phyclk_mhz = 810.0,
343 clock_limits[i].phyclk_mhz = in dcn351_update_bw_bounding_box_fpu()
344 dcn3_51_soc.clock_limits[closest_clk_lvl].phyclk_mhz; in dcn351_update_bw_bounding_box_fpu()
[all...]
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn314/
H A Ddcn314_fpu.c108 .phyclk_mhz = 600.0,
117 .phyclk_mhz = 810.0,
126 .phyclk_mhz = 810.0,
135 .phyclk_mhz = 810.0,
144 .phyclk_mhz = 810.0,
254 clock_limits[i].phyclk_mhz = dcn3_14_soc.clock_limits[closest_clk_lvl].phyclk_mhz; in dcn314_update_bw_bounding_box_fpu()
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn315/
H A Ddcn315_clk_mgr.c263 .phyclk_mhz = 810,
271 .phyclk_mhz = 810,
279 .phyclk_mhz = 810,
287 .phyclk_mhz = 810,
295 .phyclk_mhz = 810,
508 bw_params->clk_table.entries[i].phyclk_mhz = bw_params->clk_table.entries[j].phyclk_mhz; in dcn315_clk_mgr_helper_populate_bw_params()
556 if (!bw_params->clk_table.entries[i].phyclk_mhz) in dcn315_clk_mgr_helper_populate_bw_params()
557 bw_params->clk_table.entries[i].phyclk_mhz = def_max.phyclk_mhz; in dcn315_clk_mgr_helper_populate_bw_params()
[all...]
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn301/
H A Ddcn301_fpu.c123 .phyclk_mhz = 600.0,
135 .phyclk_mhz = 600.0,
147 .phyclk_mhz = 810.0,
159 .phyclk_mhz = 810.0,
171 .phyclk_mhz = 810.0,
364 s[i].phyclk_mhz = dcn3_01_soc.clock_limits[closest_clk_lvl].phyclk_mhz; in dcn301_fpu_update_bw_bounding_box()
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn302/
H A Ddcn302_fpu.c119 .phyclk_mhz = 300.0,
230 if (bw_params->clk_table.entries[i].phyclk_mhz > max_phyclk_mhz) in dcn302_fpu_update_bw_bounding_box()
231 max_phyclk_mhz = bw_params->clk_table.entries[i].phyclk_mhz; in dcn302_fpu_update_bw_bounding_box()
240 max_phyclk_mhz = dcn3_02_soc.clock_limits[0].phyclk_mhz; in dcn302_fpu_update_bw_bounding_box()
327 dcn3_02_soc.clock_limits[i].phyclk_mhz = max_phyclk_mhz; in dcn302_fpu_update_bw_bounding_box()
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn20/
H A Ddcn20_fpu.c230 .phyclk_mhz = 540.0,
241 .phyclk_mhz = 600.0,
252 .phyclk_mhz = 810.0,
263 .phyclk_mhz = 810.0,
274 .phyclk_mhz = 810.0,
286 .phyclk_mhz = 810.0,
341 .phyclk_mhz = 540.0,
352 .phyclk_mhz = 600.0,
363 .phyclk_mhz = 810.0,
374 .phyclk_mhz
[all...]
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn303/
H A Ddcn303_fpu.c118 .phyclk_mhz = 300.0,
226 if (bw_params->clk_table.entries[i].phyclk_mhz > max_phyclk_mhz) in dcn303_fpu_update_bw_bounding_box()
227 max_phyclk_mhz = bw_params->clk_table.entries[i].phyclk_mhz; in dcn303_fpu_update_bw_bounding_box()
236 max_phyclk_mhz = dcn3_03_soc.clock_limits[0].phyclk_mhz; in dcn303_fpu_update_bw_bounding_box()
333 dcn3_03_soc.clock_limits[i].phyclk_mhz = max_phyclk_mhz; in dcn303_fpu_update_bw_bounding_box()
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn35/
H A Ddcn35_fpu.c124 .phyclk_mhz = 600.0,
133 .phyclk_mhz = 810.0,
142 .phyclk_mhz = 810.0,
151 .phyclk_mhz = 810.0,
160 .phyclk_mhz = 810.0,
309 clock_limits[i].phyclk_mhz = in dcn35_update_bw_bounding_box_fpu()
310 dcn3_5_soc.clock_limits[closest_clk_lvl].phyclk_mhz; in dcn35_update_bw_bounding_box_fpu()
/linux/drivers/gpu/drm/amd/display/dc/dml2/
H A Ddml2_policy.c149 if (p->in_states->state_array[i].phyclk_mhz > max_phyclk_mhz) in dml2_policy_build_synthetic_soc_states()
150 max_phyclk_mhz = (int)p->in_states->state_array[i].phyclk_mhz; in dml2_policy_build_synthetic_soc_states()
170 s->entry.phyclk_mhz = max_phyclk_mhz; in dml2_policy_build_synthetic_soc_states()
173 s->entry.phyclk_mhz = max_phyclk_mhz; in dml2_policy_build_synthetic_soc_states()
H A Ddml2_translation_helper.c361 p->in_states->state_array[0].phyclk_mhz = 810; in dml2_init_soc_states()
397 p->in_states->state_array[0].phyclk_mhz = 810; in dml2_init_soc_states()
432 p->in_states->state_array[0].phyclk_mhz = 810; in dml2_init_soc_states()
578 if (p->in_states->state_array[i].phyclk_mhz > max_phyclk_mhz) in dml2_init_soc_states()
579 max_phyclk_mhz = (int)p->in_states->state_array[i].phyclk_mhz; in dml2_init_soc_states()
591 p->out_states->state_array[i].phyclk_mhz = max_phyclk_mhz; in dml2_init_soc_states()
594 p->out_states->state_array[i].phyclk_mhz = max_phyclk_mhz; in dml2_init_soc_states()
729 out->state_array[i].phyclk_mhz = dc->dml.soc.clock_limits[i].phyclk_mhz; in dml2_translate_soc_states()
H A Ddml2_wrapper.c416 out_clks.phyclk_khz = (unsigned int)dml2->v20.dml_core_ctx.states.state_array[lowest_state_idx].phyclk_mhz * 1000; in dml2_validate_and_build_resource()
474 out_clks.phyclk_khz = (unsigned int)dml2->v20.dml_core_ctx.states.state_array[lowest_state_idx].phyclk_mhz * 1000; in dml2_validate_and_build_resource()
H A Ddisplay_mode_util.c625 dml_print("DML: state_bbox: phyclk_mhz = %f\n", state->phyclk_mhz); in dml_print_soc_state_bounding_box()
H A Ddisplay_mode_core_structs.h281 dml_float_t phyclk_mhz; member
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn314/
H A Ddcn314_clk_mgr.c667 bw_params->clk_table.entries[i].phyclk_mhz = bw_params->clk_table.entries[j].phyclk_mhz; in dcn314_clk_mgr_helper_populate_bw_params()
706 bw_params->clk_table.entries[i].phyclk_mhz = def_max.phyclk_mhz; in dcn314_clk_mgr_helper_populate_bw_params()
728 if (!bw_params->clk_table.entries[i].phyclk_mhz) in dcn314_clk_mgr_helper_populate_bw_params()
729 bw_params->clk_table.entries[i].phyclk_mhz = def_max.phyclk_mhz; in dcn314_clk_mgr_helper_populate_bw_params()
/linux/drivers/gpu/drm/amd/amdgpu/
H A Damdgpu_socbb.h34 uint32_t phyclk_mhz; member
/linux/drivers/gpu/drm/amd/display/dc/resource/dcn201/
H A Ddcn201_resource.c147 .phyclk_mhz = 810.0,
158 .phyclk_mhz = 810.0,
169 .phyclk_mhz = 810.0,
180 .phyclk_mhz = 810.0,
192 .phyclk_mhz = 810.0,
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn35/
H A Ddcn35_clk_mgr.c970 bw_params->clk_table.entries[i].phyclk_mhz = bw_params->clk_table.entries[j].phyclk_mhz; in dcn35_clk_mgr_helper_populate_bw_params()
1018 bw_params->clk_table.entries[i].phyclk_mhz = def_max.phyclk_mhz; in dcn35_clk_mgr_helper_populate_bw_params()
1048 if (!bw_params->clk_table.entries[i].phyclk_mhz) in dcn35_clk_mgr_helper_populate_bw_params()
1049 bw_params->clk_table.entries[i].phyclk_mhz = def_max.phyclk_mhz; in dcn35_clk_mgr_helper_populate_bw_params()
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn32/
H A Ddcn32_fpu.c134 .phyclk_mhz = 810.0,
2687 if (bw_params->clk_table.entries[i].phyclk_mhz > max_phyclk_mhz) in dcn32_patch_dpm_table()
2688 max_phyclk_mhz = bw_params->clk_table.entries[i].phyclk_mhz; in dcn32_patch_dpm_table()
2833 if (bw_params->clk_table.entries[i].phyclk_mhz > max_clk_data.phyclk_mhz) in build_synthetic_soc_states()
2834 max_clk_data.phyclk_mhz = bw_params->clk_table.entries[i].phyclk_mhz; in build_synthetic_soc_states()
2879 if (max_clk_data.phyclk_mhz == 0) in build_synthetic_soc_states()
2880 max_clk_data.phyclk_mhz = dcn3_2_soc.clock_limits[0].phyclk_mhz; in build_synthetic_soc_states()
[all...]
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn30/
H A Ddcn30_clk_mgr.c161 &clk_mgr_base->bw_params->clk_table.entries[0].phyclk_mhz, in dcn3_init_clocks()
469 unsigned int i, max_phyclk_req = clk_mgr_base->bw_params->clk_table.entries[0].phyclk_mhz * 1000; in dcn30_notify_link_rate_change()
/linux/drivers/gpu/drm/amd/display/dc/inc/hw/
H A Dclk_mgr.h124 unsigned int phyclk_mhz; member
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn30/
H A Ddcn30_fpu.c131 .phyclk_mhz = 300.0,
541 dcn30_bb_max_clk->max_phyclk_mhz = dcn3_0_soc.clock_limits[0].phyclk_mhz; in dcn30_fpu_update_max_clk()
590 dcn3_0_soc.clock_limits[i].phyclk_mhz = dcn30_bb_max_clk->max_phyclk_mhz; in dcn30_fpu_update_bw_bounding_box()
/linux/drivers/gpu/drm/amd/display/dc/dml/
H A Ddisplay_mode_structs.h167 double phyclk_mhz; member
H A Ddisplay_mode_vba.c398 mode_lib->vba.PHYCLKPerState[i] = soc->clock_limits[i].phyclk_mhz; in fetch_socbb_params()
/linux/drivers/gpu/drm/amd/display/dc/resource/dcn30/
H A Ddcn30_resource.c2132 if (bw_params->clk_table.entries[i].phyclk_mhz > dcn30_bb_max_clk.max_phyclk_mhz) in dcn30_update_bw_bounding_box()
2133 dcn30_bb_max_clk.max_phyclk_mhz = bw_params->clk_table.entries[i].phyclk_mhz; in dcn30_update_bw_bounding_box()