/linux/drivers/gpu/drm/amd/pm/swsmu/smu13/ |
H A D | smu_v13_0_5_ppt.c | 409 struct pp_smu_wm_range_sets *clock_ranges) in smu_v13_0_5_set_watermarks_table() argument 415 if (!table || !clock_ranges) in smu_v13_0_5_set_watermarks_table() 418 if (clock_ranges) { in smu_v13_0_5_set_watermarks_table() 419 if (clock_ranges->num_reader_wm_sets > NUM_WM_RANGES || in smu_v13_0_5_set_watermarks_table() 420 clock_ranges->num_writer_wm_sets > NUM_WM_RANGES) in smu_v13_0_5_set_watermarks_table() 423 for (i = 0; i < clock_ranges->num_reader_wm_sets; i++) { in smu_v13_0_5_set_watermarks_table() 425 clock_ranges->reader_wm_sets[i].min_drain_clk_mhz; in smu_v13_0_5_set_watermarks_table() 427 clock_ranges->reader_wm_sets[i].max_drain_clk_mhz; in smu_v13_0_5_set_watermarks_table() 429 clock_ranges->reader_wm_sets[i].min_fill_clk_mhz; in smu_v13_0_5_set_watermarks_table() 431 clock_ranges in smu_v13_0_5_set_watermarks_table() [all...] |
H A D | yellow_carp_ppt.c | 500 struct pp_smu_wm_range_sets *clock_ranges) in yellow_carp_set_watermarks_table() argument 506 if (!table || !clock_ranges) in yellow_carp_set_watermarks_table() 509 if (clock_ranges) { in yellow_carp_set_watermarks_table() 510 if (clock_ranges->num_reader_wm_sets > NUM_WM_RANGES || in yellow_carp_set_watermarks_table() 511 clock_ranges->num_writer_wm_sets > NUM_WM_RANGES) in yellow_carp_set_watermarks_table() 514 for (i = 0; i < clock_ranges->num_reader_wm_sets; i++) { in yellow_carp_set_watermarks_table() 516 clock_ranges->reader_wm_sets[i].min_drain_clk_mhz; in yellow_carp_set_watermarks_table() 518 clock_ranges->reader_wm_sets[i].max_drain_clk_mhz; in yellow_carp_set_watermarks_table() 520 clock_ranges->reader_wm_sets[i].min_fill_clk_mhz; in yellow_carp_set_watermarks_table() 522 clock_ranges in yellow_carp_set_watermarks_table() [all...] |
/linux/drivers/gpu/drm/amd/pm/swsmu/smu12/ |
H A D | renoir_ppt.c | 1061 struct pp_smu_wm_range_sets *clock_ranges) in renoir_set_watermarks_table() argument 1067 if (clock_ranges) { in renoir_set_watermarks_table() 1068 if (clock_ranges->num_reader_wm_sets > NUM_WM_RANGES || in renoir_set_watermarks_table() 1069 clock_ranges->num_writer_wm_sets > NUM_WM_RANGES) in renoir_set_watermarks_table() 1073 for (i = 0; i < clock_ranges->num_reader_wm_sets; i++) { in renoir_set_watermarks_table() 1075 clock_ranges->reader_wm_sets[i].min_drain_clk_mhz; in renoir_set_watermarks_table() 1077 clock_ranges->reader_wm_sets[i].max_drain_clk_mhz; in renoir_set_watermarks_table() 1079 clock_ranges->reader_wm_sets[i].min_fill_clk_mhz; in renoir_set_watermarks_table() 1081 clock_ranges->reader_wm_sets[i].max_fill_clk_mhz; in renoir_set_watermarks_table() 1084 clock_ranges in renoir_set_watermarks_table() [all...] |
/linux/drivers/gpu/drm/amd/pm/swsmu/smu14/ |
H A D | smu_v14_0_0_ppt.c | 483 struct pp_smu_wm_range_sets *clock_ranges) in smu_v14_0_0_set_watermarks_table() argument 489 if (!table || !clock_ranges) in smu_v14_0_0_set_watermarks_table() 492 if (clock_ranges->num_reader_wm_sets > NUM_WM_RANGES || in smu_v14_0_0_set_watermarks_table() 493 clock_ranges->num_writer_wm_sets > NUM_WM_RANGES) in smu_v14_0_0_set_watermarks_table() 496 for (i = 0; i < clock_ranges->num_reader_wm_sets; i++) { in smu_v14_0_0_set_watermarks_table() 498 clock_ranges->reader_wm_sets[i].min_drain_clk_mhz; in smu_v14_0_0_set_watermarks_table() 500 clock_ranges->reader_wm_sets[i].max_drain_clk_mhz; in smu_v14_0_0_set_watermarks_table() 502 clock_ranges->reader_wm_sets[i].min_fill_clk_mhz; in smu_v14_0_0_set_watermarks_table() 504 clock_ranges->reader_wm_sets[i].max_fill_clk_mhz; in smu_v14_0_0_set_watermarks_table() 507 clock_ranges in smu_v14_0_0_set_watermarks_table() [all...] |
/linux/drivers/gpu/drm/amd/pm/swsmu/smu11/ |
H A D | vangogh_ppt.c | 1591 struct pp_smu_wm_range_sets *clock_ranges) in vangogh_set_watermarks_table() argument 1597 if (!table || !clock_ranges) in vangogh_set_watermarks_table() 1600 if (clock_ranges) { in vangogh_set_watermarks_table() 1601 if (clock_ranges->num_reader_wm_sets > NUM_WM_RANGES || in vangogh_set_watermarks_table() 1602 clock_ranges->num_writer_wm_sets > NUM_WM_RANGES) in vangogh_set_watermarks_table() 1605 for (i = 0; i < clock_ranges->num_reader_wm_sets; i++) { in vangogh_set_watermarks_table() 1607 clock_ranges->reader_wm_sets[i].min_drain_clk_mhz; in vangogh_set_watermarks_table() 1609 clock_ranges->reader_wm_sets[i].max_drain_clk_mhz; in vangogh_set_watermarks_table() 1611 clock_ranges->reader_wm_sets[i].min_fill_clk_mhz; in vangogh_set_watermarks_table() 1613 clock_ranges in vangogh_set_watermarks_table() [all...] |
H A D | sienna_cichlid_ppt.c | 1874 struct pp_smu_wm_range_sets *clock_ranges) in sienna_cichlid_set_watermarks_table() argument 1880 if (clock_ranges) { in sienna_cichlid_set_watermarks_table() 1881 if (clock_ranges->num_reader_wm_sets > NUM_WM_RANGES || in sienna_cichlid_set_watermarks_table() 1882 clock_ranges->num_writer_wm_sets > NUM_WM_RANGES) in sienna_cichlid_set_watermarks_table() 1885 for (i = 0; i < clock_ranges->num_reader_wm_sets; i++) { in sienna_cichlid_set_watermarks_table() 1887 clock_ranges->reader_wm_sets[i].min_drain_clk_mhz; in sienna_cichlid_set_watermarks_table() 1889 clock_ranges->reader_wm_sets[i].max_drain_clk_mhz; in sienna_cichlid_set_watermarks_table() 1891 clock_ranges->reader_wm_sets[i].min_fill_clk_mhz; in sienna_cichlid_set_watermarks_table() 1893 clock_ranges->reader_wm_sets[i].max_fill_clk_mhz; in sienna_cichlid_set_watermarks_table() 1896 clock_ranges in sienna_cichlid_set_watermarks_table() [all...] |
H A D | navi10_ppt.c | 2172 struct pp_smu_wm_range_sets *clock_ranges) in navi10_set_watermarks_table() argument 2178 if (clock_ranges) { in navi10_set_watermarks_table() 2179 if (clock_ranges->num_reader_wm_sets > NUM_WM_RANGES || in navi10_set_watermarks_table() 2180 clock_ranges->num_writer_wm_sets > NUM_WM_RANGES) in navi10_set_watermarks_table() 2183 for (i = 0; i < clock_ranges->num_reader_wm_sets; i++) { in navi10_set_watermarks_table() 2185 clock_ranges->reader_wm_sets[i].min_drain_clk_mhz; in navi10_set_watermarks_table() 2187 clock_ranges->reader_wm_sets[i].max_drain_clk_mhz; in navi10_set_watermarks_table() 2189 clock_ranges->reader_wm_sets[i].min_fill_clk_mhz; in navi10_set_watermarks_table() 2191 clock_ranges->reader_wm_sets[i].max_fill_clk_mhz; in navi10_set_watermarks_table() 2194 clock_ranges in navi10_set_watermarks_table() [all...] |
/linux/drivers/gpu/drm/amd/pm/powerplay/hwmgr/ |
H A D | hardwaremanager.c | 457 void *clock_ranges) in phm_set_watermarks_for_clocks_ranges() argument 465 clock_ranges); in phm_set_watermarks_for_clocks_ranges()
|
H A D | vega12_hwmgr.c | 2008 void *clock_ranges) in vega12_set_watermarks_for_clocks_ranges() argument 2012 struct dm_pp_wm_sets_with_clock_ranges_soc15 *wm_with_clock_ranges = clock_ranges; in vega12_set_watermarks_for_clocks_ranges()
|
H A D | vega20_hwmgr.c | 2949 void *clock_ranges) in vega20_set_watermarks_for_clocks_ranges() argument 2953 struct dm_pp_wm_sets_with_clock_ranges_soc15 *wm_with_clock_ranges = clock_ranges; in vega20_set_watermarks_for_clocks_ranges()
|
/linux/drivers/gpu/drm/amd/pm/powerplay/inc/ |
H A D | hardwaremanager.h | 455 void *clock_ranges);
|
H A D | hwmgr.h | 308 int (*set_watermarks_for_clocks_ranges)(struct pp_hwmgr *hwmgr, void *clock_ranges);
|
/linux/drivers/gpu/drm/amd/pm/powerplay/ |
H A D | amd_powerplay.c | 1135 void *clock_ranges) in pp_set_watermarks_for_clocks_ranges() argument 1139 if (!hwmgr || !hwmgr->pm_en || !clock_ranges) in pp_set_watermarks_for_clocks_ranges() 1143 clock_ranges); in pp_set_watermarks_for_clocks_ranges()
|
/linux/drivers/gpu/drm/amd/pm/inc/ |
H A D | amdgpu_dpm.h | 586 void *clock_ranges);
|
/linux/drivers/gpu/drm/amd/pm/swsmu/ |
H A D | amdgpu_smu.c | 2687 struct pp_smu_wm_range_sets *clock_ranges) in smu_set_watermarks_for_clock_ranges() argument 2697 return smu_set_watermarks_table(smu, clock_ranges); in smu_set_watermarks_for_clock_ranges()
|