Home
last modified time | relevance | path

Searched refs:mode_reg (Results 1 – 25 of 55) sorted by relevance

123

/linux/drivers/clk/qcom/
H A Dclk-pll.c31 ret = regmap_read(pll->clkr.regmap, pll->mode_reg, &val); in clk_pll_enable()
40 ret = regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_BYPASSNL, in clk_pll_enable()
52 ret = regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_RESET_N, in clk_pll_enable()
61 return regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_OUTCTRL, in clk_pll_enable()
71 regmap_read(pll->clkr.regmap, pll->mode_reg, &val); in clk_pll_disable()
76 regmap_update_bits(pll->clkr.regmap, pll->mode_reg, mask, 0); in clk_pll_disable()
153 regmap_read(pll->clkr.regmap, pll->mode_reg, &mode); in clk_pll_set_rate()
250 qcom_pll_set_fsm_mode(regmap, pll->mode_reg, 1, 8); in clk_pll_configure_sr()
259 qcom_pll_set_fsm_mode(regmap, pll->mode_reg, 1, 0); in clk_pll_configure_sr_hpm_lp()
269 ret = regmap_read(pll->clkr.regmap, pll->mode_reg, &mode); in clk_pll_sr2_enable()
[all …]
H A Dclk-hfpll.c67 regmap_update_bits(regmap, hd->mode_reg, PLL_BYPASSNL, PLL_BYPASSNL); in __clk_hfpll_enable()
76 regmap_update_bits(regmap, hd->mode_reg, PLL_RESET_N, PLL_RESET_N); in __clk_hfpll_enable()
91 regmap_update_bits(regmap, hd->mode_reg, PLL_OUTCTRL, PLL_OUTCTRL); in __clk_hfpll_enable()
104 regmap_read(regmap, hd->mode_reg, &mode); in clk_hfpll_enable()
121 regmap_update_bits(regmap, hd->mode_reg, in __clk_hfpll_disable()
213 regmap_read(regmap, hd->mode_reg, &mode); in clk_hfpll_init()
239 regmap_read(regmap, hd->mode_reg, &mode); in hfpll_is_enabled()
H A Dhfpll.c18 .mode_reg = 0x00,
36 .mode_reg = 0x00,
53 .mode_reg = 0x00,
70 .mode_reg = 0x00,
H A Dclk-hfpll.h11 u32 mode_reg; member
H A Dclk-pll.h44 u32 mode_reg; member
/linux/drivers/regulator/
H A Dsy8824x.c22 unsigned int mode_reg; member
45 regmap_update_bits(rdev->regmap, cfg->mode_reg, in sy8824_set_mode()
49 regmap_update_bits(rdev->regmap, cfg->mode_reg, in sy8824_set_mode()
65 ret = regmap_read(rdev->regmap, cfg->mode_reg, &val); in sy8824_get_mode()
168 .mode_reg = 0x00,
178 .mode_reg = 0x00,
188 .mode_reg = 0x01,
198 .mode_reg = 0x01,
H A Dpca9450-regulator.c30 unsigned int mode_reg; /* ctrl */ member
328 dvs->mode_reg, dvs->mode_mask, val); in pca9450_buck_set_mode()
330 return regmap_update_bits(rdev->regmap, dvs->mode_reg, in pca9450_buck_set_mode()
341 ret = regmap_read(rdev->regmap, dvs->mode_reg, &regval); in pca9450_buck_get_mode()
385 .mode_reg = PCA9450_REG_BUCK1CTRL,
419 .mode_reg = PCA9450_REG_BUCK2CTRL,
453 .mode_reg = PCA9450_REG_BUCK3CTRL,
478 .mode_reg = PCA9450_REG_BUCK4CTRL,
503 .mode_reg = PCA9450_REG_BUCK5CTRL,
528 .mode_reg = PCA9450_REG_BUCK6CTRL,
[all …]
H A Dfan53555.c141 unsigned int mode_reg; member
197 regmap_update_bits(rdev->regmap, di->mode_reg, in fan53555_set_mode()
215 ret = regmap_read(rdev->regmap, di->mode_reg, &val); in fan53555_get_mode()
515 di->mode_reg = FAN53555_CONTROL; in fan53555_device_setup()
529 di->mode_reg = di->vol_reg; in fan53555_device_setup()
537 di->mode_reg = FAN53555_VSEL1; in fan53555_device_setup()
540 di->mode_reg = FAN53555_VSEL0; in fan53555_device_setup()
545 di->mode_reg = TCS4525_COMMAND; in fan53555_device_setup()
H A Drtq2134-regulator.c66 unsigned int mode_reg; member
91 return regmap_update_bits(rdev->regmap, desc->mode_reg, desc->mode_mask, in rtq2134_buck_set_mode()
102 ret = regmap_read(rdev->regmap, desc->mode_reg, &mode); in rtq2134_buck_get_mode()
296 .mode_reg = RTQ2134_REG_BUCK##_id##_DVS0CFG0, \
H A Dmt6360-regulator.c37 unsigned int mode_reg; member
243 ret = regmap_update_bits(regmap, rdesc->mode_reg, rdesc->mode_mask, val << shift); in mt6360_regulator_set_mode()
260 ret = regmap_read(regmap, rdesc->mode_reg, &val); in mt6360_regulator_get_mode()
345 .mode_reg = mreg, \
H A Dpv88080-regulator.c34 unsigned int mode_reg; member
201 ret = regmap_read(rdev->regmap, info->mode_reg, &data); in pv88080_buck_get_mode()
242 return regmap_update_bits(rdev->regmap, info->mode_reg, in pv88080_buck_set_mode()
445 pv88080_regulator_info[i].mode_reg in pv88080_i2c_probe()
H A Drtq2208-regulator.c93 unsigned int mode_reg; member
125 return regmap_update_bits(rdev->regmap, rdesc->mode_reg, in rtq2208_set_mode()
136 ret = regmap_read(rdev->regmap, rdesc->mode_reg, &mode_val); in rtq2208_get_mode()
434 rdesc->mode_reg = BUCK_RG_SHIFT(curr_info->base, 2); in rtq2208_init_regulator_desc()
/linux/drivers/net/can/ctucanfd/
H A Dctucanfd_base.c328 u32 mode_reg = ctucan_read32(priv, CTUCANFD_MODE); in ctucan_set_mode() local
330 mode_reg = (mode->flags & CAN_CTRLMODE_LOOPBACK) ? in ctucan_set_mode()
331 (mode_reg | REG_MODE_ILBP) : in ctucan_set_mode()
332 (mode_reg & ~REG_MODE_ILBP); in ctucan_set_mode()
334 mode_reg = (mode->flags & CAN_CTRLMODE_LISTENONLY) ? in ctucan_set_mode()
335 (mode_reg | REG_MODE_BMM) : in ctucan_set_mode()
336 (mode_reg & ~REG_MODE_BMM); in ctucan_set_mode()
338 mode_reg = (mode->flags & CAN_CTRLMODE_FD) ? in ctucan_set_mode()
339 (mode_reg | REG_MODE_FDE) : in ctucan_set_mode()
340 (mode_reg & ~REG_MODE_FDE); in ctucan_set_mode()
[all …]
/linux/drivers/clk/spear/
H A Dclk-vco-pll.c204 mode = (readl_relaxed(vco->mode_reg) >> PLL_MODE_SHIFT) & PLL_MODE_MASK; in clk_vco_recalc_rate()
246 val = readl_relaxed(vco->mode_reg); in clk_vco_set_rate()
249 writel_relaxed(val, vco->mode_reg); in clk_vco_set_rate()
279 unsigned long flags, void __iomem *mode_reg, void __iomem in clk_register_vco_pll() argument
290 if (!vco_name || !pll_name || !parent_name || !mode_reg || !cfg_reg || in clk_register_vco_pll()
305 vco->mode_reg = mode_reg; in clk_register_vco_pll()
317 parent_name, 0, mode_reg, PLL_ENABLE, 0, lock); in clk_register_vco_pll()
H A Dclk.h92 void __iomem *mode_reg; member
122 unsigned long flags, void __iomem *mode_reg, void __iomem
/linux/drivers/media/i2c/
H A Dlm3646.c74 u8 mode_reg; member
87 REG_ENABLE, flash->mode_reg | MODE_SHDN); in lm3646_mode_ctrl()
90 REG_ENABLE, flash->mode_reg | MODE_TORCH); in lm3646_mode_ctrl()
93 REG_ENABLE, flash->mode_reg | MODE_FLASH); in lm3646_mode_ctrl()
303 flash->mode_reg = reg_val & 0xfc; in lm3646_init_device()
/linux/drivers/gpu/drm/nouveau/dispnv04/
H A Ddfp.c95 struct nv04_crtc_reg *crtcstate = nv04_display(dev)->mode_reg.crtc_reg; in nv04_dfp_disable()
122 fpc = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index].fp_control; in nv04_dfp_update_fp_control()
137 fpc = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index].fp_control; in nv04_dfp_update_fp_control()
207 struct nv04_mode_state *state = &nv04_display(dev)->mode_reg; in nv04_dfp_prepare_sel_clk()
251 struct nv04_crtc_reg *crtcstate = nv04_display(dev)->mode_reg.crtc_reg; in nv04_dfp_prepare()
288 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index]; in nv04_dfp_mode_set()
464 nv04_display(dev)->mode_reg.crtc_reg[head].fp_control = in nv04_dfp_commit()
557 nv04_display(dev)->mode_reg.sel_clk = NVReadRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK); in nv04_lvds_dpms()
558 nv04_display(dev)->mode_reg.sel_clk &= ~0xf0; in nv04_lvds_dpms()
560 NVWriteRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK, nv04_display(dev)->mode_reg.sel_clk); in nv04_lvds_dpms()
H A Dtvnv04.c79 struct nv04_mode_state *state = &nv04_display(dev)->mode_reg; in nv04_tv_dpms()
107 struct nv04_crtc_reg *state = &nv04_display(dev)->mode_reg.crtc_reg[head]; in nv04_tv_bind()
146 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index]; in nv04_tv_mode_set()
H A Dcrtc.c67 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index]; in nv_crtc_set_digital_vibrance()
82 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index]; in nv_crtc_set_image_sharpening()
124 struct nv04_mode_state *state = &nv04_display(dev)->mode_reg; in nv_crtc_calc_state_ext()
241 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index]; in nv_crtc_mode_set_vga()
466 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index]; in nv_crtc_mode_set_regs()
665 NVWriteRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK, nv04_display(dev)->mode_reg.sel_clk); in nv_crtc_mode_set()
675 struct nv04_mode_state *state = &nv04_display(dev)->mode_reg; in nv_crtc_save()
737 nouveau_hw_load_state(dev, nv_crtc->index, &nv04_display(dev)->mode_reg); in nv_crtc_commit()
786 rgbs = (struct rgb *)nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index].DAC; in nv_crtc_gamma_load()
797 nouveau_hw_load_state_palette(dev, nv_crtc->index, &nv04_display(dev)->mode_reg); in nv_crtc_gamma_load()
[all …]
/linux/drivers/net/ethernet/stmicro/stmmac/
H A Ddwmac-stm32.c98 u32 mode_reg; /* MAC glue-logic mode register */ member
234 u32 reg = dwmac->mode_reg; in stm32mp1_configure_pmcr()
290 u32 reg = dwmac->mode_reg; in stm32mp2_configure_syscfg()
363 u32 reg = dwmac->mode_reg; in stm32mcu_set_mode()
422 1, &dwmac->mode_reg); in stm32_dwmac_parse_data()
/linux/drivers/mfd/
H A Dmenelaus.c440 u8 mode_reg; member
469 ret = menelaus_write_reg(vtg->mode_reg, mode); in menelaus_set_voltage()
563 .mode_reg = MENELAUS_LDO_CTRL3,
592 .mode_reg = MENELAUS_LDO_CTRL4,
632 .mode_reg = MENELAUS_DCDC_CTRL2,
640 .mode_reg = MENELAUS_DCDC_CTRL3,
677 .mode_reg = MENELAUS_LDO_CTRL7,
707 .mode_reg = MENELAUS_LDO_CTRL6,
/linux/sound/soc/renesas/rcar/
H A Dssiu.c274 enum rsnd_reg adinr_reg, mode_reg, dalign_reg; in rsnd_ssiu_init_gen2() local
278 mode_reg = SSI9_BUSIF_MODE(busif); in rsnd_ssiu_init_gen2()
282 mode_reg = SSI_BUSIF_MODE(busif); in rsnd_ssiu_init_gen2()
291 rsnd_mod_write(mod, mode_reg, in rsnd_ssiu_init_gen2()
/linux/drivers/tty/serial/
H A Dxilinx_uartps.c819 unsigned int ctrl_reg, mode_reg; in cdns_uart_set_termios() local
882 mode_reg = readl(port->membase + CDNS_UART_MR); in cdns_uart_set_termios()
922 cval |= mode_reg & 1; in cdns_uart_set_termios()
1168 u32 mode_reg; in cdns_uart_set_mctrl() local
1175 mode_reg = readl(port->membase + CDNS_UART_MR); in cdns_uart_set_mctrl()
1178 mode_reg &= ~CDNS_UART_MR_CHMODE_MASK; in cdns_uart_set_mctrl()
1187 mode_reg |= CDNS_UART_MR_CHMODE_L_LOOP; in cdns_uart_set_mctrl()
1189 mode_reg |= CDNS_UART_MR_CHMODE_NORM; in cdns_uart_set_mctrl()
1192 writel(mode_reg, port->membase + CDNS_UART_MR); in cdns_uart_set_mctrl()
/linux/arch/powerpc/platforms/powermac/
H A Dlow_i2c.c401 u8 mode_reg = host->speed; in kw_i2c_xfer() local
409 mode_reg |= KW_I2C_MODE_STANDARD; in kw_i2c_xfer()
414 mode_reg |= KW_I2C_MODE_STANDARDSUB; in kw_i2c_xfer()
419 mode_reg |= KW_I2C_MODE_COMBINED; in kw_i2c_xfer()
427 kw_write_reg(reg_mode, mode_reg | (bus->channel << 4)); in kw_i2c_xfer()
436 if ((mode_reg & KW_I2C_MODE_MODE_MASK) == KW_I2C_MODE_STANDARDSUB in kw_i2c_xfer()
437 || (mode_reg & KW_I2C_MODE_MODE_MASK) == KW_I2C_MODE_COMBINED) in kw_i2c_xfer()
/linux/drivers/mmc/host/
H A Datmel-mci.c366 u32 mode_reg; member
897 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE); in atmci_pdc_set_single_buf()
1082 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE); in atmci_prepare_data_pdc()
1284 atmci_writel(host, ATMCI_MR, host->mode_reg); in atmci_start_request()
1431 if (!host->mode_reg) { in atmci_set_ios()
1463 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1) in atmci_set_ios()
1473 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv); in atmci_set_ios()
1482 host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF); in atmci_set_ios()
1493 atmci_writel(host, ATMCI_MR, host->mode_reg); in atmci_set_ios()
1514 if (host->mode_reg) { in atmci_set_ios()
[all …]

123