Home
last modified time | relevance | path

Searched refs:engine_id (Results 1 – 25 of 119) sorted by relevance

12345

/linux/drivers/gpu/drm/amd/display/include/
H A Dbios_parser_types.h113 enum engine_id engine_id; member
124 enum engine_id engine_id; member
136 enum engine_id engine_id; member
144 enum engine_id engine_id; member
152 enum engine_id hpo_engine_id; /* used for DCN3 */
166 enum engine_id engine_id; member
H A Dgrph_object_id.h177 enum engine_id { enum
295 static inline enum engine_id dal_graphics_object_id_get_engine_id( in dal_graphics_object_id_get_engine_id()
299 return (enum engine_id) id.id; in dal_graphics_object_id_get_engine_id()
H A Daudio_types.h104 enum engine_id engine_id; member
/linux/drivers/gpu/drm/nouveau/nvkm/falcon/
H A Dga100.c38 FLCN_DBG(falcon, "brom: %08x %08x", fw->engine_id, fw->ucode_id); in ga100_flcn_fw_signature()
41 if (fw->engine_id & 0x00000001) { in ga100_flcn_fw_signature()
44 if (fw->engine_id & 0x00000004) { in ga100_flcn_fw_signature()
47 if (fw->engine_id & 0x00000400) { in ga100_flcn_fw_signature()
/linux/drivers/gpu/drm/amd/display/dc/bios/
H A Dcommand_table_helper_struct.h40 bool (*engine_bp_to_atom)(enum engine_id engine_id,
57 uint8_t (*dig_encoder_sel_to_atom)(enum engine_id engine_id);
H A Dcommand_table.c180 switch (cntl->engine_id) { in encoder_control_dig_v1()
241 params.acConfig.ucDigSel = (uint8_t)(cntl->engine_id); in encoder_control_digx_v3()
287 params.acConfig.ucDigSel = (uint8_t)(cntl->engine_id); in encoder_control_digx_v4()
328 params.ucDigId = (uint8_t)(cntl->engine_id); in encoder_control_digx_v5()
521 if (ENGINE_ID_DIGB == cntl->engine_id) in transmitter_control_v2()
660 if (ENGINE_ID_DIGB == cntl->engine_id) in transmitter_control_v3()
786 if (ENGINE_ID_DIGB == cntl->engine_id) in transmitter_control_v4()
835 cmd->dig_encoder_sel_to_atom(cntl->engine_id); in transmitter_control_v1_5()
892 params.ucDigEncoderSel = cmd->dig_encoder_sel_to_atom(cntl->engine_id); in transmitter_control_v1_6()
1662 switch (bp_params->engine_id) { in select_crtc_source_v1()
[all …]
/linux/drivers/gpu/drm/amd/display/dc/core/
H A Ddc_link_enc_cfg.c70 enum engine_id eng_id) in get_stream_using_link_enc()
90 enum engine_id eng_id) in remove_link_enc_assignment()
125 enum engine_id eng_id) in add_link_enc_assignment()
158 static enum engine_id find_first_avail_link_enc( in find_first_avail_link_enc()
161 enum engine_id eng_id_requested) in find_first_avail_link_enc()
163 enum engine_id eng_id = ENGINE_ID_UNKNOWN; in find_first_avail_link_enc()
187 static bool is_avail_link_enc(struct dc_state *state, enum engine_id eng_id, struct dc_stream_state… in is_avail_link_enc()
264 state->res_ctx.link_enc_cfg_ctx.link_enc_avail[i] = (enum engine_id) i; in clear_enc_assignments()
292 enum engine_id eng_id = ENGINE_ID_UNKNOWN, eng_id_req = ENGINE_ID_UNKNOWN; in link_enc_cfg_link_encs_assign()
440 enum engine_id eng_id = ENGINE_ID_UNKNOWN; in link_enc_cfg_link_enc_unassign()
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dce/
H A Ddce_i2c_hw.c353 DC_I2C_DDC_SELECT, dce_i2c_hw->engine_id); in setup_engine()
668 uint32_t engine_id, in dce_i2c_hw_construct() argument
674 dce_i2c_hw->engine_id = engine_id; in dce_i2c_hw_construct()
691 uint32_t engine_id, in dce100_i2c_hw_construct() argument
698 engine_id, in dce100_i2c_hw_construct()
708 uint32_t engine_id, in dce112_i2c_hw_construct() argument
715 engine_id, in dce112_i2c_hw_construct()
725 uint32_t engine_id, in dcn1_i2c_hw_construct() argument
732 engine_id, in dcn1_i2c_hw_construct()
742 uint32_t engine_id, in dcn2_i2c_hw_construct() argument
[all …]
H A Ddce_i2c_hw.h294 uint32_t engine_id; member
308 uint32_t engine_id,
316 uint32_t engine_id,
324 uint32_t engine_id,
332 uint32_t engine_id,
340 uint32_t engine_id,
H A Ddce_link_encoder.c146 encoder_control.engine_id = link_enc->base.analog_engine; in link_dac_encoder_control()
257 enum engine_id result; in dce110_get_dig_frontend()
596 enum engine_id engine) in get_frontend_source()
1033 cntl.engine_id = ENGINE_ID_UNKNOWN; in dce110_link_encoder_hw_init()
1149 cntl.engine_id = enc->preferred_engine; in dce110_link_encoder_enable_tmds_output()
1185 cntl.engine_id = enc->preferred_engine; in dce110_link_encoder_enable_lvds_output()
1239 cntl.engine_id = enc->preferred_engine; in dce110_link_encoder_enable_dp_output()
1278 cntl.engine_id = ENGINE_ID_UNKNOWN; in dce110_link_encoder_enable_dp_mst_output()
1318 cntl.engine_id = enc->preferred_engine; in dce60_link_encoder_enable_dp_output()
1357 cntl.engine_id = ENGINE_ID_UNKNOWN; in dce60_link_encoder_enable_dp_mst_output()
[all …]
/linux/drivers/gpu/drm/amd/display/dc/inc/hw/
H A Dlink_encoder.h52 enum engine_id analog_engine;
89 enum engine_id preferred_engine;
90 enum engine_id analog_engine;
152 enum engine_id engine,
201 enum engine_id eng_id;
248 enum engine_id preferred_engine;
/linux/drivers/gpu/drm/amd/display/dc/inc/
H A Dlink_enc_cfg.h84 enum engine_id eng_id);
89 enum engine_id eng_id);
108 bool link_enc_cfg_is_link_enc_avail(struct dc *dc, enum engine_id eng_id, struct dc_link *link);
H A Dcore_types.h74 enum engine_id (*get_preferred_eng_id_dpia)(unsigned int dpia_index);
84 struct link_encoder *(*link_enc_create_minimal)(struct dc_context *ctx, enum engine_id eng_id);
519 enum engine_id link_enc_avail[MAX_LINK_ENCODERS];
690 enum engine_id digfe_inst;
/linux/drivers/gpu/drm/amd/amdgpu/
H A Damdgpu_amdkfd_arcturus.c68 unsigned int engine_id, in get_sdma_rlc_reg_offset() argument
74 switch (engine_id) { in get_sdma_rlc_reg_offset()
78 engine_id); in get_sdma_rlc_reg_offset()
117 pr_debug("RLC register offset for SDMA%d RLC%d: 0x%x\n", engine_id, in get_sdma_rlc_reg_offset()
193 uint32_t engine_id, uint32_t queue_id, in kgd_arcturus_hqd_sdma_dump() argument
197 engine_id, queue_id); in kgd_arcturus_hqd_sdma_dump()
H A Damdgpu_amdkfd_gfx_v12.c77 unsigned int engine_id, in get_sdma_rlc_reg_offset() argument
83 switch (engine_id) { in get_sdma_rlc_reg_offset()
99 pr_debug("RLC register offset for SDMA%d RLC%d: 0x%x\n", engine_id, in get_sdma_rlc_reg_offset()
137 uint32_t engine_id, uint32_t queue_id, in hqd_sdma_dump_v12() argument
141 engine_id, queue_id); in hqd_sdma_dump_v12()
H A Damdgpu_amdkfd_gfx_v10_3.c130 unsigned int engine_id, in get_sdma_rlc_reg_offset() argument
136 switch (engine_id) { in get_sdma_rlc_reg_offset()
140 engine_id); in get_sdma_rlc_reg_offset()
163 pr_debug("RLC register offset for SDMA%d RLC%d: 0x%x\n", engine_id, in get_sdma_rlc_reg_offset()
429 uint32_t engine_id, uint32_t queue_id, in hqd_sdma_dump_v10_3() argument
433 engine_id, queue_id); in hqd_sdma_dump_v10_3()
H A Damdgpu_amdkfd_gc_9_4_3.c44 unsigned int engine_id, in get_sdma_rlc_reg_offset() argument
48 SOC15_REG_OFFSET(SDMA0, GET_INST(SDMA0, engine_id), in get_sdma_rlc_reg_offset()
54 pr_debug("RLC register offset for SDMA%d RLC%d: 0x%x\n", engine_id, in get_sdma_rlc_reg_offset()
129 uint32_t engine_id, uint32_t queue_id, in kgd_gfx_v9_4_3_hqd_sdma_dump() argument
133 engine_id, queue_id); in kgd_gfx_v9_4_3_hqd_sdma_dump()
/linux/drivers/accel/ivpu/
H A Divpu_trace.h33 __field(u32, engine_id)
38 __entry->engine_id = job->engine_idx;
43 __entry->engine_id,
/linux/drivers/gpu/drm/nouveau/nvkm/subdev/gsp/
H A Dga102.c84 fw->engine_id = meta[1]; in ga102_gsp_booter_ctor()
103 FLCN_DBG(falcon, "brom: %08x %08x", fw->engine_id, fw->ucode_id); in ga102_gsp_fwsec_signature()
106 if (fw->engine_id & 0x00000400) { in ga102_gsp_fwsec_signature()
/linux/drivers/gpu/drm/amd/display/dc/
H A Ddc_bios_types.h102 enum engine_id engine_id,
/linux/drivers/gpu/drm/amd/display/dc/link/
H A Dlink_factory.c443 static enum engine_id find_analog_engine(struct dc_link *link, struct graphics_object_id *enc) in find_analog_engine()
469 static bool analog_engine_supported(const enum engine_id engine_id) in analog_engine_supported() argument
471 return engine_id == ENGINE_ID_DACA || in analog_engine_supported()
472 engine_id == ENGINE_ID_DACB; in analog_engine_supported()
488 enum engine_id link_analog_engine; in construct_phy()
/linux/drivers/gpu/drm/amd/display/dc/dio/dcn32/
H A Ddcn32_dio_stream_encoder.c74 cntl.engine_id = enc1->base.id; in enc32_stream_encoder_dvi_set_stream_attribute()
115 cntl.engine_id = enc1->base.id; in enc32_stream_encoder_hdmi_set_stream_attribute()
475 enum engine_id eng_id, in dcn32_dio_stream_encoder_construct()
/linux/drivers/gpu/drm/amd/display/dc/dio/dcn35/
H A Ddcn35_dio_stream_encoder.c62 cntl.engine_id = enc1->base.id; in enc35_stream_encoder_dvi_set_stream_attribute()
102 cntl.engine_id = enc1->base.id; in enc35_stream_encoder_hdmi_set_stream_attribute()
502 enum engine_id eng_id, in dcn35_dio_stream_encoder_construct()
/linux/drivers/gpu/drm/amd/display/dc/dio/dcn314/
H A Ddcn314_dio_stream_encoder.c116 cntl.engine_id = enc1->base.id; in enc314_stream_encoder_dvi_set_stream_attribute()
157 cntl.engine_id = enc1->base.id; in enc314_stream_encoder_hdmi_set_stream_attribute()
488 enum engine_id eng_id, in dcn314_dio_stream_encoder_construct()
/linux/drivers/gpu/drm/nouveau/nvkm/subdev/acr/
H A Dga102.c108 .engine_id = lsfw->engine_id, in ga102_acr_wpr_build_lsb()
119 hdr->hs_fmc_params.engid_mask = lsfw->engine_id; in ga102_acr_wpr_build_lsb()

12345