Home
last modified time | relevance | path

Searched refs:clk_cfg (Results 1 – 15 of 15) sorted by relevance

/linux/sound/soc/cirrus/
H A Dep93xx-i2s.c227 unsigned int clk_cfg; in ep93xx_i2s_set_dai_fmt()
231 clk_cfg = ep93xx_i2s_read_reg(info, EP93XX_I2S_RXCLKCFG); in ep93xx_i2s_set_dai_fmt()
235 clk_cfg |= EP93XX_I2S_CLKCFG_REL; in ep93xx_i2s_set_dai_fmt()
239 clk_cfg &= ~EP93XX_I2S_CLKCFG_REL; in ep93xx_i2s_set_dai_fmt()
243 clk_cfg &= ~EP93XX_I2S_CLKCFG_REL; in ep93xx_i2s_set_dai_fmt()
255 clk_cfg |= EP93XX_I2S_CLKCFG_MASTER; in ep93xx_i2s_set_dai_fmt()
260 clk_cfg &= ~EP93XX_I2S_CLKCFG_MASTER; in ep93xx_i2s_set_dai_fmt()
270 clk_cfg &= ~(EP93XX_I2S_CLKCFG_CKP | EP93XX_I2S_CLKCFG_LRS); in ep93xx_i2s_set_dai_fmt()
275 clk_cfg &= ~EP93XX_I2S_CLKCFG_CKP; in ep93xx_i2s_set_dai_fmt()
276 clk_cfg | in ep93xx_i2s_set_dai_fmt()
215 unsigned int clk_cfg; ep93xx_i2s_set_dai_fmt() local
[all...]
/linux/sound/soc/xilinx/
H A Dxlnx_spdif.c109 u32 val, clk_div, clk_cfg; in xlnx_spdif_hw_params() local
117 clk_cfg = 0; in xlnx_spdif_hw_params()
120 clk_cfg = 1; in xlnx_spdif_hw_params()
123 clk_cfg = 2; in xlnx_spdif_hw_params()
126 clk_cfg = 3; in xlnx_spdif_hw_params()
129 clk_cfg = 4; in xlnx_spdif_hw_params()
132 clk_cfg = 5; in xlnx_spdif_hw_params()
135 clk_cfg = 6; in xlnx_spdif_hw_params()
143 val |= clk_cfg << XSPDIF_CLOCK_CONFIG_BITS_SHIFT; in xlnx_spdif_hw_params()
/linux/drivers/gpu/drm/imx/dc/
H A Ddc-drv.c34 struct clk *clk_cfg; member
166 priv->clk_cfg = devm_clk_get(&pdev->dev, NULL); in dc_probe()
167 if (IS_ERR(priv->clk_cfg)) in dc_probe()
168 return dev_err_probe(&pdev->dev, PTR_ERR(priv->clk_cfg), in dc_probe()
204 clk_disable_unprepare(priv->clk_cfg); in dc_runtime_suspend()
214 ret = clk_prepare_enable(priv->clk_cfg); in dc_runtime_resume()
/linux/drivers/gpu/drm/renesas/rcar-du/
H A Drcar_mipi_dsi.c42 const struct dsi_clk_config *clk_cfg; member
389 const struct dsi_clk_config *clk_cfg; in rcar_mipi_dsi_parameters_calc() local
405 for (clk_cfg = dsi->info->clk_cfg; clk_cfg->min_freq != 0; clk_cfg++) { in rcar_mipi_dsi_parameters_calc()
406 if (fout_target > clk_cfg->min_freq && in rcar_mipi_dsi_parameters_calc()
407 fout_target <= clk_cfg->max_freq) { in rcar_mipi_dsi_parameters_calc()
408 setup_info->clkset = clk_cfg; in rcar_mipi_dsi_parameters_calc()
418 setup_info->vclk_divider = 1 << ((clk_cfg->vco_cntrl >> 4) & 0x3); in rcar_mipi_dsi_parameters_calc()
422 setup_info->vclk_divider = 1 << (((clk_cfg->vco_cntrl >> 3) & 0x7) + 1); in rcar_mipi_dsi_parameters_calc()
447 clk_cfg->vco_cntrl, clk_cfg->prop_cntrl, in rcar_mipi_dsi_parameters_calc()
1300 .clk_cfg = dsi_clk_cfg_v3u,
[all …]
/linux/drivers/gpio/
H A Dgpio-npcm-sgpio.c284 const struct npcm_clk_cfg *clk_cfg) in npcm_sgpio_setup_clk() argument
294 for (i = clk_cfg->cfg_opt-1; i > 0; i--) { in npcm_sgpio_setup_clk()
295 val = apb_freq / clk_cfg->sft_clk[i]; in npcm_sgpio_setup_clk()
297 iowrite8(clk_cfg->clk_sel[i] | tmp, in npcm_sgpio_setup_clk()
502 const struct npcm_clk_cfg *clk_cfg; in npcm_sgpio_probe() local
514 clk_cfg = device_get_match_data(&pdev->dev); in npcm_sgpio_probe()
515 if (!clk_cfg) in npcm_sgpio_probe()
538 rc = npcm_sgpio_setup_clk(gpio, clk_cfg); in npcm_sgpio_probe()
/linux/drivers/media/i2c/
H A Dimx290.c214 const struct imx290_clk_cfg *clk_cfg; member
556 .clk_cfg = imx290_1080p_clock_config,
567 .clk_cfg = imx290_720p_clock_config,
581 .clk_cfg = imx290_1080p_clock_config,
592 .clk_cfg = imx290_720p_clock_config,
674 const struct imx290_clk_cfg *clk_cfg = &mode->clk_cfg[clk_idx]; in imx290_set_clock() local
680 cci_write(imx290->regmap, IMX290_INCKSEL1, clk_cfg->incksel1, &ret); in imx290_set_clock()
681 cci_write(imx290->regmap, IMX290_INCKSEL2, clk_cfg->incksel2, &ret); in imx290_set_clock()
682 cci_write(imx290->regmap, IMX290_INCKSEL3, clk_cfg->incksel3, &ret); in imx290_set_clock()
683 cci_write(imx290->regmap, IMX290_INCKSEL4, clk_cfg->incksel4, &ret); in imx290_set_clock()
[all …]
/linux/drivers/gpu/drm/bridge/imx/
H A Dimx93-mipi-dsi.c97 struct clk *clk_cfg; member
317 return (clk_get_rate(dsi->clk_cfg) / MHZ(1) - 17) * 4; in dphy_pll_get_cfgclkrange()
444 ret = clk_prepare_enable(dsi->clk_cfg); in dphy_pll_init()
458 clk_disable_unprepare(dsi->clk_cfg); in dphy_pll_uninit()
853 dsi->clk_cfg = devm_clk_get(dev, "phy_cfg"); in imx93_dsi_probe()
854 if (IS_ERR(dsi->clk_cfg)) in imx93_dsi_probe()
855 return dev_err_probe(dev, PTR_ERR(dsi->clk_cfg), in imx93_dsi_probe()
/linux/drivers/tty/serial/
H A Drp2.c577 u32 clk_cfg; in rp2_reset_asic() local
585 clk_cfg = readw(base + RP2_ASIC_CFG); in rp2_reset_asic()
586 clk_cfg = (clk_cfg & ~BIT(8)) | BIT(9); in rp2_reset_asic()
587 writew(clk_cfg, base + RP2_ASIC_CFG); in rp2_reset_asic()
/linux/drivers/gpu/drm/amd/display/dc/dml2_0/
H A Ddisplay_mode_util.c687 __DML_DLL_EXPORT__ void dml_print_clk_cfg(const struct dml_clk_cfg_st *clk_cfg) in dml_print_clk_cfg() argument
690 dml_print("DML: clk_cfg: dcfclk_option = %d\n", clk_cfg->dcfclk_option); in dml_print_clk_cfg()
691 dml_print("DML: clk_cfg: dispclk_option = %d\n", clk_cfg->dispclk_option); in dml_print_clk_cfg()
693 dml_print("DML: clk_cfg: dcfclk_mhz = %f\n", clk_cfg->dcfclk_mhz); in dml_print_clk_cfg()
694 dml_print("DML: clk_cfg: dispclk_mhz = %f\n", clk_cfg->dispclk_mhz); in dml_print_clk_cfg()
697 dml_print("DML: clk_cfg: i=%d, dppclk_option = %d\n", i, clk_cfg->dppclk_option[i]); in dml_print_clk_cfg()
698 dml_print("DML: clk_cfg: i=%d, dppclk_mhz = %f\n", i, clk_cfg->dppclk_mhz[i]); in dml_print_clk_cfg()
H A Ddisplay_mode_util.h66 __DML_DLL_EXPORT__ void dml_print_clk_cfg(const struct dml_clk_cfg_st *clk_cfg);
H A Ddisplay_mode_core.h35 …_core_mode_programming(struct display_mode_lib_st *mode_lib, const struct dml_clk_cfg_st *clk_cfg);
H A Ddisplay_mode_core.c8299 …l_core_mode_programming(struct display_mode_lib_st *mode_lib, const struct dml_clk_cfg_st *clk_cfg) in dml_core_mode_programming() argument
8328 if (clk_cfg->dcfclk_option != dml_use_override_freq) in dml_core_mode_programming()
8331 locals->Dcfclk = clk_cfg->dcfclk_mhz; in dml_core_mode_programming()
8337 dml_print_clk_cfg(clk_cfg); in dml_core_mode_programming()
8381 if (clk_cfg->dispclk_option == dml_use_required_freq) in dml_core_mode_programming()
8383 else if (clk_cfg->dispclk_option == dml_use_override_freq) in dml_core_mode_programming()
8384 locals->Dispclk = clk_cfg->dispclk_mhz; in dml_core_mode_programming()
8422 if (clk_cfg->dppclk_option[k] == dml_use_required_freq) in dml_core_mode_programming()
8424 else if (clk_cfg->dppclk_option[k] == dml_use_override_freq) in dml_core_mode_programming()
8425 locals->Dppclk[k] = clk_cfg->dppclk_mhz[k]; in dml_core_mode_programming()
[all …]
/linux/sound/soc/codecs/
H A Dcs35l36.c61 int clk_cfg; member
995 const struct cs35l36_pll_config *clk_cfg; in cs35l36_component_set_sysclk() local
1021 clk_cfg = cs35l36_get_clk_config(cs35l36, freq); in cs35l36_component_set_sysclk()
1022 if (clk_cfg == NULL) { in cs35l36_component_set_sysclk()
1032 clk_cfg->clk_cfg << CS35L36_REFCLK_FREQ_SHIFT); in cs35l36_component_set_sysclk()
1061 clk_cfg->fll_igain); in cs35l36_component_set_sysclk()
H A Dcs35l41.c35 int clk_cfg; member
805 return cs35l41_pll_sysclk[i].clk_cfg; in cs35l41_get_clk_config()
H A Dcs35l35.c402 u8 clk_cfg; member
457 return cs35l35_clk_ctl[i].clk_cfg; in cs35l35_get_clk_config()