/linux/drivers/gpu/drm/i915/gvt/ |
H A D | mmio_context.c | 58 {RCS0, RING_MODE_GEN7(RENDER_RING_BASE), 0xffff, false}, /* 0x229c */ 62 {RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 0), 0, false}, /* 0x24d0 */ 63 {RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 1), 0, false}, /* 0x24d4 */ 64 {RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 2), 0, false}, /* 0x24d8 */ 65 {RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 3), 0, false}, /* 0x24dc */ 66 {RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 4), 0, false}, /* 0x24e0 */ 67 {RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 5), 0, false}, /* 0x24e4 */ 68 {RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 6), 0, false}, /* 0x24e8 */ 69 {RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 7), 0, false}, /* 0x24ec */ 70 {RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, [all...] |
H A D | handlers.c | 2182 MMIO_F(prefix(RENDER_RING_BASE), s, f, am, rm, d, r, w); \ 2239 MMIO_GM_RDR(CCID(RENDER_RING_BASE), D_ALL, NULL, NULL); in init_generic_mmio_info() 2808 MMIO_F(GEN8_RING_CS_GPR(RENDER_RING_BASE, 0), 0x40, F_CMD_ACCESS, in init_bxt_mmio_info()
|
/linux/drivers/gpu/drm/i915/ |
H A D | i915_cmd_parser.c | 619 REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE), 620 REG64_IDX(MI_PREDICATE_SRC0, RENDER_RING_BASE), 621 REG64_IDX(MI_PREDICATE_SRC1, RENDER_RING_BASE), 651 REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 0), 652 REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 1), 653 REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 2), 654 REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 3), 655 REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 4), 656 REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 5), 657 REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, [all...] |
H A D | i915_ioctl.c | 32 .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE), 33 .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
|
H A D | intel_clock_gating.c | 446 intel_uncore_write(&i915->uncore, RING_PSMI_CTL(RENDER_RING_BASE), in bdw_init_clock_gating() 583 intel_uncore_write(&i915->uncore, RING_PSMI_CTL(RENDER_RING_BASE), in chv_init_clock_gating() 654 intel_uncore_write(&i915->uncore, ECOSKPD(RENDER_RING_BASE), in gen3_init_clock_gating() 658 intel_uncore_write(&i915->uncore, ECOSKPD(RENDER_RING_BASE), in gen3_init_clock_gating()
|
H A D | intel_gvt_mmio_table.c | 51 MMIO_F(prefix(RENDER_RING_BASE), s); \ 88 MMIO_D(CCID(RENDER_RING_BASE)); in iterate_generic_mmio() 613 MMIO_D(ECOSKPD(RENDER_RING_BASE)); in iterate_generic_mmio() 1256 MMIO_F(GEN8_RING_CS_GPR(RENDER_RING_BASE, 0), 0x40); in iterate_bxt_mmio()
|
H A D | i915_reg.h | 243 #define RENDER_RING_BASE 0x02000 macro
|
H A D | i915_perf.c | 1959 MI_PREDICATE_RESULT_1(RENDER_RING_BASE); in alloc_noa_wait() 2765 GEN8_R_PWR_CLK_STATE(RENDER_RING_BASE), in lrc_configure_all_contexts()
|
H A D | intel_uncore.c | 1758 __raw_uncore_write32(uncore, RING_MI_MODE(RENDER_RING_BASE), 0); in ilk_dummy_write()
|
/linux/drivers/gpu/drm/xe/ |
H A D | xe_wa.c | 312 XE_RTP_ACTIONS(SET(FF_THREAD_MODE(RENDER_RING_BASE), 333 XE_RTP_ACTIONS(SET(CS_DEBUG_MODE1(RENDER_RING_BASE), 342 XE_RTP_ACTIONS(SET(FF_SLICE_CS_CHICKEN1(RENDER_RING_BASE), 350 XE_RTP_ACTIONS(SET(RING_PSMI_CTL(RENDER_RING_BASE), 359 XE_RTP_ACTIONS(SET(RING_PSMI_CTL(RENDER_RING_BASE), 368 XE_RTP_ACTIONS(SET(RING_PSMI_CTL(RENDER_RING_BASE), 458 XE_RTP_ACTIONS(SET(RING_HWSTAM(RENDER_RING_BASE), ~0)) 688 XE_RTP_ACTIONS(FIELD_SET(CS_CHICKEN1(RENDER_RING_BASE), 795 XE_RTP_ACTIONS(SET(INSTPM(RENDER_RING_BASE), ENABLE_SEMAPHORE_POLL_BIT))
|
H A D | xe_reg_whitelist.c | 67 XE_RTP_ACTIONS(WHITELIST(CSBE_DEBUG_STATUS(RENDER_RING_BASE), 0))
|
H A D | xe_hw_engine.c | 64 .mmio_base = RENDER_RING_BASE,
|
/linux/drivers/gpu/drm/i915/gt/ |
H A D | intel_engine_regs.h | 35 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE)) 36 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE)) 37 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
|
H A D | intel_gt.c | 254 intel_uncore_write(uncore, IPEIR(RENDER_RING_BASE), 0); in intel_gt_clear_error_registers() 441 RING_TAIL(RENDER_RING_BASE)); in intel_gt_flush_ggtt_writes()
|
H A D | intel_rc6.c | 460 if (!((intel_uncore_read(uncore, PWRCTX_MAXCNT(RENDER_RING_BASE)) & IDLE_TIME_MASK) > 1 && in bxt_check_bios_rc6_setup()
|
/linux/drivers/gpu/drm/xe/regs/ |
H A D | xe_engine_regs.h | 18 #define RENDER_RING_BASE 0x02000 macro
|