Home
last modified time | relevance | path

Searched refs:PLL_35XX_RATE (Results 1 – 8 of 8) sorted by relevance

/linux/drivers/clk/samsung/
H A Dclk-exynos5260.c35 PLL_35XX_RATE(24 * MHZ, 1700000000, 425, 6, 0),
36 PLL_35XX_RATE(24 * MHZ, 1600000000, 200, 3, 0),
37 PLL_35XX_RATE(24 * MHZ, 1500000000, 250, 4, 0),
38 PLL_35XX_RATE(24 * MHZ, 1400000000, 175, 3, 0),
39 PLL_35XX_RATE(24 * MHZ, 1300000000, 325, 6, 0),
40 PLL_35XX_RATE(24 * MHZ, 1200000000, 400, 4, 1),
41 PLL_35XX_RATE(24 * MHZ, 1100000000, 275, 3, 1),
42 PLL_35XX_RATE(24 * MHZ, 1000000000, 250, 3, 1),
43 PLL_35XX_RATE(24 * MHZ, 933000000, 311, 4, 1),
44 PLL_35XX_RATE(24 * MHZ, 900000000, 300, 4, 1),
[all …]
H A Dclk-exynos3250.c673 PLL_35XX_RATE(24 * MHZ, 1200000000, 400, 4, 1),
674 PLL_35XX_RATE(24 * MHZ, 1100000000, 275, 3, 1),
675 PLL_35XX_RATE(24 * MHZ, 1066000000, 533, 6, 1),
676 PLL_35XX_RATE(24 * MHZ, 1000000000, 250, 3, 1),
677 PLL_35XX_RATE(24 * MHZ, 960000000, 320, 4, 1),
678 PLL_35XX_RATE(24 * MHZ, 900000000, 300, 4, 1),
679 PLL_35XX_RATE(24 * MHZ, 850000000, 425, 6, 1),
680 PLL_35XX_RATE(24 * MHZ, 800000000, 200, 3, 1),
681 PLL_35XX_RATE(24 * MHZ, 700000000, 175, 3, 1),
682 PLL_35XX_RATE(24 * MHZ, 667000000, 667, 12, 1),
[all …]
H A Dclk-exynos5433.c736 PLL_35XX_RATE(24 * MHZ, 2500000000U, 625, 6, 0),
737 PLL_35XX_RATE(24 * MHZ, 2400000000U, 500, 5, 0),
738 PLL_35XX_RATE(24 * MHZ, 2300000000U, 575, 6, 0),
739 PLL_35XX_RATE(24 * MHZ, 2200000000U, 550, 6, 0),
740 PLL_35XX_RATE(24 * MHZ, 2100000000U, 350, 4, 0),
741 PLL_35XX_RATE(24 * MHZ, 2000000000U, 500, 6, 0),
742 PLL_35XX_RATE(24 * MHZ, 1900000000U, 475, 6, 0),
743 PLL_35XX_RATE(24 * MHZ, 1800000000U, 375, 5, 0),
744 PLL_35XX_RATE(24 * MHZ, 1700000000U, 425, 6, 0),
745 PLL_35XX_RATE(24 * MHZ, 1600000000U, 400, 6, 0),
[all …]
H A Dclk-exynos850.c1159 PLL_35XX_RATE(26 * MHZ, 2210000000U, 255, 3, 0),
1160 PLL_35XX_RATE(26 * MHZ, 2106000000U, 243, 3, 0),
1161 PLL_35XX_RATE(26 * MHZ, 2002000000U, 231, 3, 0),
1162 PLL_35XX_RATE(26 * MHZ, 1846000000U, 213, 3, 0),
1163 PLL_35XX_RATE(26 * MHZ, 1742000000U, 201, 3, 0),
1164 PLL_35XX_RATE(26 * MHZ, 1586000000U, 183, 3, 0),
1165 PLL_35XX_RATE(26 * MHZ, 1456000000U, 168, 3, 0),
1166 PLL_35XX_RATE(26 * MHZ, 1300000000U, 150, 3, 0),
1167 PLL_35XX_RATE(26 * MHZ, 1157000000U, 267, 3, 1),
1168 PLL_35XX_RATE(26 * MHZ, 1053000000U, 243, 3, 1),
[all …]
H A Dclk-fsd.c158 PLL_35XX_RATE(24 * MHZ, 2000000000U, 250, 3, 0),
162 PLL_35XX_RATE(24 * MHZ, 2400000000U, 200, 2, 0),
166 PLL_35XX_RATE(24 * MHZ, 2400000000U, 200, 2, 0),
170 PLL_35XX_RATE(24 * MHZ, 1800000000U, 150, 2, 0),
1485 PLL_35XX_RATE(24 * MHZ, 666000000U, 111, 4, 0),
1645 PLL_35XX_RATE(24 * MHZ, 1066000000U, 533, 12, 0),
H A Dclk-pll.h61 #define PLL_35XX_RATE(_fin, _rate, _m, _p, _s) \ macro
H A Dclk-exynos8895.c481 PLL_35XX_RATE(26 * MHZ, 2132000000U, 328, 4, 0),
485 PLL_35XX_RATE(26 * MHZ, 1865500000U, 287, 4, 0),
489 PLL_35XX_RATE(26 * MHZ, 800000000U, 400, 13, 0),
493 PLL_35XX_RATE(26 * MHZ, 630000000U, 315, 13, 0),
497 PLL_35XX_RATE(26 * MHZ, 667333333U, 154, 6, 0),
H A Dclk-exynos7885.c732 PLL_35XX_RATE(26 * MHZ, 50000000U, 400, 13, 4),