1 /* SPDX-License-Identifier: MIT */ 2 /* 3 * Copyright © 2023 Intel Corporation 4 */ 5 6 #ifndef _XE_GT_REGS_H_ 7 #define _XE_GT_REGS_H_ 8 9 #include "regs/xe_reg_defs.h" 10 11 /* 12 * The GSI register range [0x0 - 0x40000) is replicated at a higher offset 13 * for the media GT. xe_mmio and xe_gt_mcr functions will automatically 14 * translate offsets by MEDIA_GT_GSI_OFFSET when operating on the media GT. 15 */ 16 #define MEDIA_GT_GSI_OFFSET 0x380000 17 #define MEDIA_GT_GSI_LENGTH 0x40000 18 19 /* MTL workpoint reg to get core C state and actual freq of 3D, SAMedia */ 20 #define MTL_MIRROR_TARGET_WP1 XE_REG(0xc60) 21 #define MTL_CAGF_MASK REG_GENMASK(8, 0) 22 #define MTL_CC_MASK REG_GENMASK(12, 9) 23 #define MTL_CRST 0xf 24 25 /* RPM unit config (Gen8+) */ 26 #define RPM_CONFIG0 XE_REG(0xd00) 27 #define RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK REG_GENMASK(5, 3) 28 #define RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0 29 #define RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1 30 #define RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2 31 #define RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3 32 #define RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK REG_GENMASK(2, 1) 33 34 #define FORCEWAKE_ACK_MEDIA_VDBOX(n) XE_REG(0xd50 + (n) * 4) 35 #define FORCEWAKE_ACK_MEDIA_VEBOX(n) XE_REG(0xd70 + (n) * 4) 36 #define FORCEWAKE_ACK_RENDER XE_REG(0xd84) 37 38 #define GMD_ID XE_REG(0xd8c) 39 #define GMD_ID_ARCH_MASK REG_GENMASK(31, 22) 40 #define GMD_ID_RELEASE_MASK REG_GENMASK(21, 14) 41 /* 42 * Spec defines these bits as "Reserved", but then make them assume some 43 * meaning that depends on the ARCH. To avoid any confusion, call them 44 * SUBIP_FLAG_MASK. 45 */ 46 #define GMD_ID_SUBIP_FLAG_MASK REG_GENMASK(13, 6) 47 #define GMD_ID_REVID REG_GENMASK(5, 0) 48 49 #define FORCEWAKE_ACK_GSC XE_REG(0xdf8) 50 #define FORCEWAKE_ACK_GT_MTL XE_REG(0xdfc) 51 52 #define STEER_SEMAPHORE XE_REG(0xfd0) 53 #define MTL_MCR_SELECTOR XE_REG(0xfd4) 54 #define SF_MCR_SELECTOR XE_REG(0xfd8) 55 #define MCR_SELECTOR XE_REG(0xfdc) 56 #define GAM_MCR_SELECTOR XE_REG(0xfe0) 57 #define MCR_MULTICAST REG_BIT(31) 58 #define MCR_SLICE_MASK REG_GENMASK(30, 27) 59 #define MCR_SLICE(slice) REG_FIELD_PREP(MCR_SLICE_MASK, slice) 60 #define MCR_SUBSLICE_MASK REG_GENMASK(26, 24) 61 #define MCR_SUBSLICE(subslice) REG_FIELD_PREP(MCR_SUBSLICE_MASK, subslice) 62 #define MTL_MCR_GROUPID REG_GENMASK(12, 8) 63 #define MTL_MCR_INSTANCEID REG_GENMASK(3, 0) 64 65 #define PS_INVOCATION_COUNT XE_REG(0x2348) 66 67 #define XELP_GLOBAL_MOCS(i) XE_REG(0x4000 + (i) * 4) 68 #define XEHP_GLOBAL_MOCS(i) XE_REG_MCR(0x4000 + (i) * 4) 69 #define LE_SSE_MASK REG_GENMASK(18, 17) 70 #define LE_SSE(value) REG_FIELD_PREP(LE_SSE_MASK, value) 71 #define LE_COS_MASK REG_GENMASK(16, 15) 72 #define LE_SCF_MASK REG_BIT(14) 73 #define LE_SCF(value) REG_FIELD_PREP(LE_SCF_MASK, value) 74 #define LE_PFM_MASK REG_GENMASK(13, 11) 75 #define LE_PFM(value) REG_FIELD_PREP(LE_PFM_MASK, value) 76 #define LE_SCC_MASK REG_GENMASK(10, 8) 77 #define LE_SCC(value) REG_FIELD_PREP(LE_SCC_MASK, value) 78 #define LE_RSC_MASK REG_BIT(7) 79 #define LE_RSC(value) REG_FIELD_PREP(LE_RSC_MASK, value) 80 #define LE_AOM_MASK REG_BIT(6) 81 #define LE_AOM(value) REG_FIELD_PREP(LE_AOM_MASK, value) 82 #define LE_LRUM_MASK REG_GENMASK(5, 4) 83 #define LE_LRUM(value) REG_FIELD_PREP(LE_LRUM_MASK, value) 84 #define LE_TGT_CACHE_MASK REG_GENMASK(3, 2) 85 #define LE_TGT_CACHE(value) REG_FIELD_PREP(LE_TGT_CACHE_MASK, value) 86 #define LE_CACHEABILITY_MASK REG_GENMASK(1, 0) 87 #define LE_CACHEABILITY(value) REG_FIELD_PREP(LE_CACHEABILITY_MASK, value) 88 89 #define STATELESS_COMPRESSION_CTRL XE_REG_MCR(0x4148) 90 #define UNIFIED_COMPRESSION_FORMAT REG_GENMASK(3, 0) 91 92 #define XE2_GAMREQSTRM_CTRL XE_REG_MCR(0x4194) 93 #define EN_CMP_1WCOH REG_BIT(15) 94 #define CG_DIS_CNTLBUS REG_BIT(6) 95 96 #define CCS_AUX_INV XE_REG(0x4208) 97 98 #define VD0_AUX_INV XE_REG(0x4218) 99 #define VE0_AUX_INV XE_REG(0x4238) 100 101 #define VE1_AUX_INV XE_REG(0x42b8) 102 #define AUX_INV REG_BIT(0) 103 104 #define GAMSTLB_CTRL XE_REG_MCR(0x477c) 105 #define DIS_PEND_GPA_LINK REG_BIT(13) 106 107 #define GAMSTLB_CTRL2 XE_REG_MCR(0x4788) 108 #define STLB_SINGLE_BANK_MODE REG_BIT(11) 109 110 #define XE2_LMEM_CFG XE_REG(0x48b0) 111 112 #define XE2_GAMWALK_CTRL 0x47e4 113 #define XE2_GAMWALK_CTRL_MEDIA XE_REG(XE2_GAMWALK_CTRL + MEDIA_GT_GSI_OFFSET) 114 #define XE2_GAMWALK_CTRL_3D XE_REG_MCR(XE2_GAMWALK_CTRL) 115 #define EN_CMP_1WCOH_GW REG_BIT(14) 116 117 #define MMIOATSREQLIMIT_GAM_WALK_3D XE_REG_MCR(0x47f8) 118 #define DIS_ATS_WRONLY_PG REG_BIT(18) 119 120 #define XEHP_FLAT_CCS_BASE_ADDR XE_REG_MCR(0x4910) 121 #define XEHP_FLAT_CCS_PTR REG_GENMASK(31, 8) 122 123 #define WM_CHICKEN3 XE_REG_MCR(0x5588, XE_REG_OPTION_MASKED) 124 #define HIZ_PLANE_COMPRESSION_DIS REG_BIT(10) 125 126 #define CHICKEN_RASTER_1 XE_REG_MCR(0x6204, XE_REG_OPTION_MASKED) 127 #define DIS_SF_ROUND_NEAREST_EVEN REG_BIT(8) 128 #define DIS_CLIP_NEGATIVE_BOUNDING_BOX REG_BIT(6) 129 130 #define CHICKEN_RASTER_2 XE_REG_MCR(0x6208, XE_REG_OPTION_MASKED) 131 #define TBIMR_FAST_CLIP REG_BIT(5) 132 133 #define FF_MODE XE_REG_MCR(0x6210) 134 #define DIS_TE_AUTOSTRIP REG_BIT(31) 135 #define VS_HIT_MAX_VALUE_MASK REG_GENMASK(25, 20) 136 #define DIS_MESH_PARTIAL_AUTOSTRIP REG_BIT(16) 137 #define DIS_MESH_AUTOSTRIP REG_BIT(15) 138 #define DIS_TE_PATCH_CTRL REG_BIT(4) 139 140 #define VFLSKPD XE_REG_MCR(0x62a8, XE_REG_OPTION_MASKED) 141 #define DIS_PARTIAL_AUTOSTRIP REG_BIT(9) 142 #define DIS_AUTOSTRIP REG_BIT(6) 143 #define DIS_OVER_FETCH_CACHE REG_BIT(1) 144 #define DIS_MULT_MISS_RD_SQUASH REG_BIT(0) 145 146 #define FF_MODE2 XE_REG(0x6604) 147 #define XEHP_FF_MODE2 XE_REG_MCR(0x6604) 148 #define FF_MODE2_GS_TIMER_MASK REG_GENMASK(31, 24) 149 #define FF_MODE2_GS_TIMER_224 REG_FIELD_PREP(FF_MODE2_GS_TIMER_MASK, 224) 150 #define FF_MODE2_TDS_TIMER_MASK REG_GENMASK(23, 16) 151 #define FF_MODE2_TDS_TIMER_128 REG_FIELD_PREP(FF_MODE2_TDS_TIMER_MASK, 4) 152 153 #define XEHPG_INSTDONE_GEOM_SVGUNIT XE_REG_MCR(0x666c) 154 155 #define CACHE_MODE_1 XE_REG(0x7004, XE_REG_OPTION_MASKED) 156 #define MSAA_OPTIMIZATION_REDUC_DISABLE REG_BIT(11) 157 158 #define COMMON_SLICE_CHICKEN1 XE_REG(0x7010, XE_REG_OPTION_MASKED) 159 #define DISABLE_BOTTOM_CLIP_RECTANGLE_TEST REG_BIT(14) 160 161 #define HIZ_CHICKEN XE_REG(0x7018, XE_REG_OPTION_MASKED) 162 #define DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE REG_BIT(14) 163 #define HZ_DEPTH_TEST_LE_GE_OPT_DISABLE REG_BIT(13) 164 165 #define XEHP_PSS_MODE2 XE_REG_MCR(0x703c, XE_REG_OPTION_MASKED) 166 #define SCOREBOARD_STALL_FLUSH_CONTROL REG_BIT(5) 167 168 #define XEHP_PSS_CHICKEN XE_REG_MCR(0x7044, XE_REG_OPTION_MASKED) 169 #define FLSH_IGNORES_PSD REG_BIT(10) 170 #define FD_END_COLLECT REG_BIT(5) 171 172 #define SC_INSTDONE XE_REG(0x7100) 173 #define SC_INSTDONE_EXTRA XE_REG(0x7104) 174 #define SC_INSTDONE_EXTRA2 XE_REG(0x7108) 175 176 #define XEHPG_SC_INSTDONE XE_REG_MCR(0x7100) 177 #define XEHPG_SC_INSTDONE_EXTRA XE_REG_MCR(0x7104) 178 #define XEHPG_SC_INSTDONE_EXTRA2 XE_REG_MCR(0x7108) 179 180 #define COMMON_SLICE_CHICKEN4 XE_REG(0x7300, XE_REG_OPTION_MASKED) 181 #define SBE_PUSH_CONSTANT_BEHIND_FIX_ENABLE REG_BIT(12) 182 #define DISABLE_TDC_LOAD_BALANCING_CALC REG_BIT(6) 183 #define HW_FILTERING REG_BIT(5) 184 185 #define COMMON_SLICE_CHICKEN3 XE_REG(0x7304, XE_REG_OPTION_MASKED) 186 #define XEHP_COMMON_SLICE_CHICKEN3 XE_REG_MCR(0x7304, XE_REG_OPTION_MASKED) 187 #define DISABLE_STATE_CACHE_PERF_FIX REG_BIT(13) 188 #define DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN REG_BIT(12) 189 #define XEHP_DUAL_SIMD8_SEQ_MERGE_DISABLE REG_BIT(12) 190 #define BLEND_EMB_FIX_DISABLE_IN_RCC REG_BIT(11) 191 #define DISABLE_CPS_AWARE_COLOR_PIPE REG_BIT(9) 192 193 #define XEHP_SLICE_COMMON_ECO_CHICKEN1 XE_REG_MCR(0x731c, XE_REG_OPTION_MASKED) 194 #define MSC_MSAA_REODER_BUF_BYPASS_DISABLE REG_BIT(14) 195 #define FAST_CLEAR_VALIGN_FIX REG_BIT(13) 196 197 #define XE2LPM_CCCHKNREG1 XE_REG(0x82a8) 198 199 #define VF_PREEMPTION XE_REG(0x83a4, XE_REG_OPTION_MASKED) 200 #define PREEMPTION_VERTEX_COUNT REG_GENMASK(15, 0) 201 202 #define VF_SCRATCHPAD XE_REG(0x83a8, XE_REG_OPTION_MASKED) 203 #define XE2_VFG_TED_CREDIT_INTERFACE_DISABLE REG_BIT(13) 204 205 #define VFG_PREEMPTION_CHICKEN XE_REG(0x83b4, XE_REG_OPTION_MASKED) 206 #define POLYGON_TRIFAN_LINELOOP_DISABLE REG_BIT(4) 207 208 #define SQCNT1 XE_REG_MCR(0x8718) 209 #define XELPMP_SQCNT1 XE_REG(0x8718) 210 #define SQCNT1_PMON_ENABLE REG_BIT(30) 211 #define SQCNT1_OABPC REG_BIT(29) 212 #define ENFORCE_RAR REG_BIT(23) 213 214 #define XEHP_SQCM XE_REG_MCR(0x8724) 215 #define EN_32B_ACCESS REG_BIT(30) 216 217 #define XE2_FLAT_CCS_BASE_RANGE_LOWER XE_REG_MCR(0x8800) 218 #define XE2_FLAT_CCS_ENABLE REG_BIT(0) 219 #define XE2_FLAT_CCS_BASE_LOWER_ADDR_MASK REG_GENMASK(31, 6) 220 221 #define XE2_FLAT_CCS_BASE_RANGE_UPPER XE_REG_MCR(0x8804) 222 #define XE2_FLAT_CCS_BASE_UPPER_ADDR_MASK REG_GENMASK(7, 0) 223 224 #define GSCPSMI_BASE XE_REG(0x880c) 225 226 #define CCCHKNREG1 XE_REG_MCR(0x8828) 227 #define L3CMPCTRL REG_BIT(23) 228 #define ENCOMPPERFFIX REG_BIT(18) 229 230 /* Fuse readout registers for GT */ 231 #define XEHP_FUSE4 XE_REG(0x9114) 232 #define CFEG_WMTP_DISABLE REG_BIT(20) 233 #define CCS_EN_MASK REG_GENMASK(19, 16) 234 #define GT_L3_EXC_MASK REG_GENMASK(6, 4) 235 236 #define MIRROR_FUSE3 XE_REG(0x9118) 237 #define XE2_NODE_ENABLE_MASK REG_GENMASK(31, 16) 238 #define L3BANK_PAIR_COUNT 4 239 #define XEHPC_GT_L3_MODE_MASK REG_GENMASK(7, 4) 240 #define XE2_GT_L3_MODE_MASK REG_GENMASK(7, 4) 241 #define L3BANK_MASK REG_GENMASK(3, 0) 242 #define XELP_GT_L3_MODE_MASK REG_GENMASK(7, 0) 243 /* on Xe_HP the same fuses indicates mslices instead of L3 banks */ 244 #define MAX_MSLICES 4 245 #define MEML3_EN_MASK REG_GENMASK(3, 0) 246 247 #define MIRROR_FUSE1 XE_REG(0x911c) 248 249 #define FUSE2 XE_REG(0x9120) 250 #define PRODUCTION_HW REG_BIT(2) 251 252 #define MIRROR_L3BANK_ENABLE XE_REG(0x9130) 253 #define XE3_L3BANK_ENABLE REG_GENMASK(31, 0) 254 255 #define XELP_EU_ENABLE XE_REG(0x9134) /* "_DISABLE" on Xe_LP */ 256 #define XELP_EU_MASK REG_GENMASK(7, 0) 257 #define XELP_GT_SLICE_ENABLE XE_REG(0x9138) 258 #define XELP_GT_GEOMETRY_DSS_ENABLE XE_REG(0x913c) 259 260 #define GT_VEBOX_VDBOX_DISABLE XE_REG(0x9140) 261 #define GT_VEBOX_DISABLE_MASK REG_GENMASK(19, 16) 262 #define GT_VDBOX_DISABLE_MASK REG_GENMASK(7, 0) 263 264 #define XEHP_GT_COMPUTE_DSS_ENABLE XE_REG(0x9144) 265 #define XEHPC_GT_COMPUTE_DSS_ENABLE_EXT XE_REG(0x9148) 266 #define XE2_GT_COMPUTE_DSS_2 XE_REG(0x914c) 267 #define XE2_GT_GEOMETRY_DSS_1 XE_REG(0x9150) 268 #define XE2_GT_GEOMETRY_DSS_2 XE_REG(0x9154) 269 #define XE3P_XPC_GT_GEOMETRY_DSS_3 XE_REG(0x915c) 270 #define XE3P_XPC_GT_COMPUTE_DSS_3 XE_REG(0x9160) 271 272 #define SERVICE_COPY_ENABLE XE_REG(0x9170) 273 #define FUSE_SERVICE_COPY_ENABLE_MASK REG_GENMASK(7, 0) 274 275 #define GDRST XE_REG(0x941c) 276 #define GRDOM_GUC REG_BIT(3) 277 #define GRDOM_FULL REG_BIT(0) 278 279 #define MISCCPCTL XE_REG(0x9424) 280 #define DOP_CLOCK_GATE_RENDER_ENABLE REG_BIT(1) 281 282 #define UNSLCGCTL9430 XE_REG(0x9430) 283 #define MSQDUNIT_CLKGATE_DIS REG_BIT(3) 284 285 #define UNSLICE_UNIT_LEVEL_CLKGATE XE_REG(0x9434) 286 #define VFUNIT_CLKGATE_DIS REG_BIT(20) 287 #define TSGUNIT_CLKGATE_DIS REG_BIT(17) /* XEHPSDV */ 288 #define CG3DDISCFEG_CLKGATE_DIS REG_BIT(17) /* DG2 */ 289 #define GAMEDIA_CLKGATE_DIS REG_BIT(11) 290 #define HSUNIT_CLKGATE_DIS REG_BIT(8) 291 #define VSUNIT_CLKGATE_DIS REG_BIT(3) 292 293 #define UNSLCGCTL9440 XE_REG(0x9440) 294 #define GAMTLBOACS_CLKGATE_DIS REG_BIT(28) 295 #define GAMTLBVDBOX5_CLKGATE_DIS REG_BIT(27) 296 #define GAMTLBVDBOX6_CLKGATE_DIS REG_BIT(26) 297 #define GAMTLBVDBOX3_CLKGATE_DIS REG_BIT(24) 298 #define GAMTLBVDBOX4_CLKGATE_DIS REG_BIT(23) 299 #define GAMTLBVDBOX7_CLKGATE_DIS REG_BIT(22) 300 #define GAMTLBVDBOX2_CLKGATE_DIS REG_BIT(21) 301 #define GAMTLBVDBOX0_CLKGATE_DIS REG_BIT(17) 302 #define GAMTLBKCR_CLKGATE_DIS REG_BIT(16) 303 #define GAMTLBGUC_CLKGATE_DIS REG_BIT(15) 304 #define GAMTLBBLT_CLKGATE_DIS REG_BIT(14) 305 #define GAMTLBVDBOX1_CLKGATE_DIS REG_BIT(6) 306 307 #define UNSLCGCTL9444 XE_REG(0x9444) 308 #define GAMTLBGFXA0_CLKGATE_DIS REG_BIT(30) 309 #define GAMTLBGFXA1_CLKGATE_DIS REG_BIT(29) 310 #define GAMTLBCOMPA0_CLKGATE_DIS REG_BIT(28) 311 #define GAMTLBCOMPA1_CLKGATE_DIS REG_BIT(27) 312 #define GAMTLBCOMPB0_CLKGATE_DIS REG_BIT(26) 313 #define GAMTLBCOMPB1_CLKGATE_DIS REG_BIT(25) 314 #define GAMTLBCOMPC0_CLKGATE_DIS REG_BIT(24) 315 #define GAMTLBCOMPC1_CLKGATE_DIS REG_BIT(23) 316 #define GAMTLBCOMPD0_CLKGATE_DIS REG_BIT(22) 317 #define GAMTLBCOMPD1_CLKGATE_DIS REG_BIT(21) 318 #define GAMTLBMERT_CLKGATE_DIS REG_BIT(20) 319 #define GAMTLBVEBOX3_CLKGATE_DIS REG_BIT(19) 320 #define GAMTLBVEBOX2_CLKGATE_DIS REG_BIT(18) 321 #define GAMTLBVEBOX1_CLKGATE_DIS REG_BIT(17) 322 #define GAMTLBVEBOX0_CLKGATE_DIS REG_BIT(16) 323 #define LTCDD_CLKGATE_DIS REG_BIT(10) 324 325 #define UNSLCGCTL9454 XE_REG(0x9454) 326 #define LSCFE_CLKGATE_DIS REG_BIT(4) 327 328 #define XEHP_SLICE_UNIT_LEVEL_CLKGATE XE_REG_MCR(0x94d4) 329 #define L3_CR2X_CLKGATE_DIS REG_BIT(17) 330 #define L3_CLKGATE_DIS REG_BIT(16) 331 #define NODEDSS_CLKGATE_DIS REG_BIT(12) 332 #define MSCUNIT_CLKGATE_DIS REG_BIT(10) 333 #define RCCUNIT_CLKGATE_DIS REG_BIT(7) 334 #define SARBUNIT_CLKGATE_DIS REG_BIT(5) 335 #define SBEUNIT_CLKGATE_DIS REG_BIT(4) 336 337 #define UNSLICE_UNIT_LEVEL_CLKGATE2 XE_REG(0x94e4) 338 #define VSUNIT_CLKGATE2_DIS REG_BIT(19) 339 340 #define SUBSLICE_UNIT_LEVEL_CLKGATE XE_REG_MCR(0x9524) 341 #define DSS_ROUTER_CLKGATE_DIS REG_BIT(28) 342 #define GWUNIT_CLKGATE_DIS REG_BIT(16) 343 344 #define SUBSLICE_UNIT_LEVEL_CLKGATE2 XE_REG_MCR(0x9528) 345 #define CPSSUNIT_CLKGATE_DIS REG_BIT(9) 346 347 #define SSMCGCTL9530 XE_REG_MCR(0x9530) 348 #define RTFUNIT_CLKGATE_DIS REG_BIT(18) 349 350 #define DFR_RATIO_EN_AND_CHICKEN XE_REG_MCR(0x9550) 351 #define DFR_DISABLE REG_BIT(9) 352 353 #define RPNSWREQ XE_REG(0xa008) 354 #define REQ_RATIO_MASK REG_GENMASK(31, 23) 355 356 #define RP_CONTROL XE_REG(0xa024) 357 #define RPSWCTL_MASK REG_GENMASK(10, 9) 358 #define RPSWCTL_ENABLE REG_FIELD_PREP(RPSWCTL_MASK, 2) 359 #define RPSWCTL_DISABLE REG_FIELD_PREP(RPSWCTL_MASK, 0) 360 #define RC_CONTROL XE_REG(0xa090) 361 #define RC_CTL_HW_ENABLE REG_BIT(31) 362 #define RC_CTL_TO_MODE REG_BIT(28) 363 #define RC_CTL_RC6_ENABLE REG_BIT(18) 364 #define RC_STATE XE_REG(0xa094) 365 #define RC_IDLE_HYSTERSIS XE_REG(0xa0ac) 366 #define MEDIA_POWERGATE_IDLE_HYSTERESIS XE_REG(0xa0c4) 367 #define RENDER_POWERGATE_IDLE_HYSTERESIS XE_REG(0xa0c8) 368 369 #define PMINTRMSK XE_REG(0xa168) 370 #define PMINTR_DISABLE_REDIRECT_TO_GUC REG_BIT(31) 371 #define ARAT_EXPIRED_INTRMSK REG_BIT(9) 372 373 #define FORCEWAKE_GT XE_REG(0xa188) 374 375 #define POWERGATE_ENABLE XE_REG(0xa210) 376 #define RENDER_POWERGATE_ENABLE REG_BIT(0) 377 #define MEDIA_POWERGATE_ENABLE REG_BIT(1) 378 #define MEDIA_SAMPLERS_POWERGATE_ENABLE REG_BIT(2) 379 #define VDN_HCP_POWERGATE_ENABLE(n) REG_BIT(3 + 2 * (n)) 380 #define VDN_MFXVDENC_POWERGATE_ENABLE(n) REG_BIT(4 + 2 * (n)) 381 382 #define FORCEWAKE_RENDER XE_REG(0xa278) 383 384 #define POWERGATE_DOMAIN_STATUS XE_REG(0xa2a0) 385 #define GSC_AWAKE_STATUS REG_BIT(8) 386 #define MEDIA_SLICE3_AWAKE_STATUS REG_BIT(4) 387 #define MEDIA_SLICE2_AWAKE_STATUS REG_BIT(3) 388 #define MEDIA_SLICE1_AWAKE_STATUS REG_BIT(2) 389 #define RENDER_AWAKE_STATUS REG_BIT(1) 390 #define MEDIA_SLICE0_AWAKE_STATUS REG_BIT(0) 391 392 #define MISC_STATUS_0 XE_REG(0xa500) 393 394 #define FORCEWAKE_MEDIA_VDBOX(n) XE_REG(0xa540 + (n) * 4) 395 #define FORCEWAKE_MEDIA_VEBOX(n) XE_REG(0xa560 + (n) * 4) 396 #define FORCEWAKE_GSC XE_REG(0xa618) 397 398 #define XELP_GARBCNTL XE_REG(0xb004) 399 #define XELP_BUS_HASH_CTL_BIT_EXC REG_BIT(7) 400 401 #define XEHPC_LNCFMISCCFGREG0 XE_REG_MCR(0xb01c, XE_REG_OPTION_MASKED) 402 #define XEHPC_OVRLSCCC REG_BIT(0) 403 404 #define LNCFCMOCS_REG_COUNT 32 405 #define XELP_LNCFCMOCS(i) XE_REG(0xb020 + (i) * 4) 406 #define XEHP_LNCFCMOCS(i) XE_REG_MCR(0xb020 + (i) * 4) 407 #define L3_UPPER_LKUP_MASK REG_BIT(23) 408 #define L3_UPPER_GLBGO_MASK REG_BIT(22) 409 #define L3_UPPER_IDX_CACHEABILITY_MASK REG_GENMASK(21, 20) 410 #define L3_UPPER_IDX_SCC_MASK REG_GENMASK(19, 17) 411 #define L3_UPPER_IDX_ESC_MASK REG_BIT(16) 412 #define L3_LKUP_MASK REG_BIT(7) 413 #define L3_LKUP(value) REG_FIELD_PREP(L3_LKUP_MASK, value) 414 #define L3_GLBGO_MASK REG_BIT(6) 415 #define L3_GLBGO(value) REG_FIELD_PREP(L3_GLBGO_MASK, value) 416 #define L3_CACHEABILITY_MASK REG_GENMASK(5, 4) 417 #define L3_CACHEABILITY(value) REG_FIELD_PREP(L3_CACHEABILITY_MASK, value) 418 #define L3_SCC_MASK REG_GENMASK(3, 1) 419 #define L3_SCC(value) REG_FIELD_PREP(L3_SCC_MASK, value) 420 #define L3_ESC_MASK REG_BIT(0) 421 #define L3_ESC(value) REG_FIELD_PREP(L3_ESC_MASK, value) 422 423 #define XEHP_L3NODEARBCFG XE_REG_MCR(0xb0b4) 424 #define XEHP_LNESPARE REG_BIT(19) 425 426 #define LSN_VC_REG2 XE_REG_MCR(0xb0c8) 427 #define LSN_LNI_WGT_MASK REG_GENMASK(31, 28) 428 #define LSN_LNI_WGT(value) REG_FIELD_PREP(LSN_LNI_WGT_MASK, value) 429 #define LSN_LNE_WGT_MASK REG_GENMASK(27, 24) 430 #define LSN_LNE_WGT(value) REG_FIELD_PREP(LSN_LNE_WGT_MASK, value) 431 #define LSN_DIM_X_WGT_MASK REG_GENMASK(23, 20) 432 #define LSN_DIM_X_WGT(value) REG_FIELD_PREP(LSN_DIM_X_WGT_MASK, value) 433 #define LSN_DIM_Y_WGT_MASK REG_GENMASK(19, 16) 434 #define LSN_DIM_Y_WGT(value) REG_FIELD_PREP(LSN_DIM_Y_WGT_MASK, value) 435 #define LSN_DIM_Z_WGT_MASK REG_GENMASK(15, 12) 436 #define LSN_DIM_Z_WGT(value) REG_FIELD_PREP(LSN_DIM_Z_WGT_MASK, value) 437 438 #define L3SQCREG2 XE_REG_MCR(0xb104) 439 #define L3_SQ_DISABLE_COAMA_2WAY_COH REG_BIT(30) 440 #define L3_SQ_DISABLE_COAMA REG_BIT(22) 441 #define COMPMEMRD256BOVRFETCHEN REG_BIT(20) 442 443 #define L3SQCREG3 XE_REG_MCR(0xb108) 444 #define COMPPWOVERFETCHEN REG_BIT(28) 445 446 #define SCRATCH3_LBCF XE_REG_MCR(0xb154) 447 #define RWFLUSHALLEN REG_BIT(17) 448 449 #define XEHP_L3SQCREG5 XE_REG_MCR(0xb158) 450 #define L3_PWM_TIMER_INIT_VAL_MASK REG_GENMASK(9, 0) 451 452 #define XEHP_L3SCQREG7 XE_REG_MCR(0xb188) 453 #define BLEND_FILL_CACHING_OPT_DIS REG_BIT(3) 454 455 #define XEHPC_L3CLOS_MASK(i) XE_REG_MCR(0xb194 + (i) * 8) 456 457 #define L2COMPUTESIDECTRL XE_REG_MCR(0xb1c0) 458 #define CECTRL REG_GENMASK(2, 1) 459 #define CECTRL_CENODATA_ALWAYS REG_FIELD_PREP(CECTRL, 0x0) 460 461 #define XE2_GLOBAL_INVAL XE_REG(0xb404) 462 463 #define XE2LPM_L3SQCREG2 XE_REG_MCR(0xb604) 464 465 #define XE2LPM_L3SQCREG3 XE_REG_MCR(0xb608) 466 467 #define XE2LPM_SCRATCH3_LBCF XE_REG_MCR(0xb654) 468 469 #define XE2LPM_L3SQCREG5 XE_REG_MCR(0xb658) 470 471 #define XE2_TDF_CTRL XE_REG(0xb418) 472 #define TRANSIENT_FLUSH_REQUEST REG_BIT(0) 473 474 #define XEHP_MERT_MOD_CTRL XE_REG_MCR(0xcf28) 475 #define RENDER_MOD_CTRL XE_REG_MCR(0xcf2c) 476 #define COMP_MOD_CTRL XE_REG_MCR(0xcf30) 477 #define XEHP_VDBX_MOD_CTRL XE_REG_MCR(0xcf34) 478 #define XELPMP_VDBX_MOD_CTRL XE_REG(0xcf34) 479 #define XEHP_VEBX_MOD_CTRL XE_REG_MCR(0xcf38) 480 #define XELPMP_VEBX_MOD_CTRL XE_REG(0xcf38) 481 #define FORCE_MISS_FTLB REG_BIT(3) 482 483 #define XEHP_GAMSTLB_CTRL XE_REG_MCR(0xcf4c) 484 #define BANK_HASH_MODE REG_GENMASK(27, 26) 485 #define BANK_HASH_4KB_MODE REG_FIELD_PREP(BANK_HASH_MODE, 0x3) 486 #define CONTROL_BLOCK_CLKGATE_DIS REG_BIT(12) 487 #define EGRESS_BLOCK_CLKGATE_DIS REG_BIT(11) 488 #define TAG_BLOCK_CLKGATE_DIS REG_BIT(7) 489 490 #define XEHP_GAMCNTRL_CTRL XE_REG_MCR(0xcf54) 491 #define INVALIDATION_BROADCAST_MODE_DIS REG_BIT(12) 492 #define GLOBAL_INVALIDATION_MODE REG_BIT(2) 493 494 #define LMEM_CFG XE_REG(0xcf58) 495 #define LMEM_EN REG_BIT(31) 496 #define LMTT_DIR_PTR REG_GENMASK(30, 0) /* in multiples of 64KB */ 497 498 #define HALF_SLICE_CHICKEN5 XE_REG_MCR(0xe188, XE_REG_OPTION_MASKED) 499 #define DISABLE_SAMPLE_G_PERFORMANCE REG_BIT(0) 500 501 #define SAMPLER_INSTDONE XE_REG_MCR(0xe160) 502 #define ROW_INSTDONE XE_REG_MCR(0xe164) 503 504 #define SAMPLER_MODE XE_REG_MCR(0xe18c, XE_REG_OPTION_MASKED) 505 #define ENABLE_SMALLPL REG_BIT(15) 506 #define SMP_WAIT_FETCH_MERGING_COUNTER REG_GENMASK(11, 10) 507 #define SMP_FORCE_128B_OVERFETCH REG_FIELD_PREP(SMP_WAIT_FETCH_MERGING_COUNTER, 1) 508 #define SC_DISABLE_POWER_OPTIMIZATION_EBB REG_BIT(9) 509 #define SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5) 510 #define INDIRECT_STATE_BASE_ADDR_OVERRIDE REG_BIT(0) 511 512 #define HALF_SLICE_CHICKEN7 XE_REG_MCR(0xe194, XE_REG_OPTION_MASKED) 513 #define DG2_DISABLE_ROUND_ENABLE_ALLOW_FOR_SSLA REG_BIT(15) 514 #define CLEAR_OPTIMIZATION_DISABLE REG_BIT(6) 515 516 #define CACHE_MODE_SS XE_REG_MCR(0xe420, XE_REG_OPTION_MASKED) 517 #define DISABLE_ECC REG_BIT(5) 518 #define ENABLE_PREFETCH_INTO_IC REG_BIT(3) 519 520 #define ROW_CHICKEN4 XE_REG_MCR(0xe48c, XE_REG_OPTION_MASKED) 521 #define DISABLE_GRF_CLEAR REG_BIT(13) 522 #define XEHP_DIS_BBL_SYSPIPE REG_BIT(11) 523 #define DISABLE_TDL_PUSH REG_BIT(9) 524 #define DIS_PICK_2ND_EU REG_BIT(7) 525 #define DISABLE_HDR_PAST_PAYLOAD_HOLD_FIX REG_BIT(4) 526 #define THREAD_EX_ARB_MODE REG_GENMASK(3, 2) 527 #define THREAD_EX_ARB_MODE_RR_AFTER_DEP REG_FIELD_PREP(THREAD_EX_ARB_MODE, 0x2) 528 529 #define ROW_CHICKEN3 XE_REG_MCR(0xe49c, XE_REG_OPTION_MASKED) 530 #define XE2_EUPEND_CHK_FLUSH_DIS REG_BIT(14) 531 #define DIS_FIX_EOT1_FLUSH REG_BIT(9) 532 533 #define TDL_TSL_CHICKEN XE_REG_MCR(0xe4c4, XE_REG_OPTION_MASKED) 534 #define STK_ID_RESTRICT REG_BIT(12) 535 #define SLM_WMTP_RESTORE REG_BIT(11) 536 #define RES_CHK_SPR_DIS REG_BIT(6) 537 538 #define ROW_CHICKEN XE_REG_MCR(0xe4f0, XE_REG_OPTION_MASKED) 539 #define UGM_BACKUP_MODE REG_BIT(13) 540 #define MDQ_ARBITRATION_MODE REG_BIT(12) 541 #define STALL_DOP_GATING_DISABLE REG_BIT(5) 542 #define EARLY_EOT_DIS REG_BIT(1) 543 544 #define ROW_CHICKEN2 XE_REG_MCR(0xe4f4, XE_REG_OPTION_MASKED) 545 #define DISABLE_READ_SUPPRESSION REG_BIT(15) 546 #define DISABLE_EARLY_READ REG_BIT(14) 547 #define ENABLE_LARGE_GRF_MODE REG_BIT(12) 548 #define PUSH_CONST_DEREF_HOLD_DIS REG_BIT(8) 549 #define DISABLE_TDL_SVHS_GATING REG_BIT(1) 550 #define DISABLE_DOP_GATING REG_BIT(0) 551 552 #define RT_CTRL XE_REG_MCR(0xe530) 553 #define DIS_NULL_QUERY REG_BIT(10) 554 555 #define EU_SYSTOLIC_LIC_THROTTLE_CTL_WITH_LOCK XE_REG_MCR(0xe534) 556 #define EU_SYSTOLIC_LIC_THROTTLE_CTL_LOCK_BIT REG_BIT(31) 557 558 #define XEHP_HDC_CHICKEN0 XE_REG_MCR(0xe5f0, XE_REG_OPTION_MASKED) 559 #define LSC_L1_FLUSH_CTL_3D_DATAPORT_FLUSH_EVENTS_MASK REG_GENMASK(13, 11) 560 #define DIS_ATOMIC_CHAINING_TYPED_WRITES REG_BIT(3) 561 562 #define TDL_CHICKEN XE_REG_MCR(0xe5f4, XE_REG_OPTION_MASKED) 563 #define QID_WAIT_FOR_THREAD_NOT_RUN_DISABLE REG_BIT(12) 564 #define EUSTALL_PERF_SAMPLING_DISABLE REG_BIT(5) 565 566 #define LSC_CHICKEN_BIT_0 XE_REG_MCR(0xe7c8) 567 #define DISABLE_D8_D16_COASLESCE REG_BIT(30) 568 #define WR_REQ_CHAINING_DIS REG_BIT(26) 569 #define TGM_WRITE_EOM_FORCE REG_BIT(17) 570 #define FORCE_1_SUB_MESSAGE_PER_FRAGMENT REG_BIT(15) 571 #define SEQUENTIAL_ACCESS_UPGRADE_DISABLE REG_BIT(13) 572 573 #define LSC_CHICKEN_BIT_0_UDW XE_REG_MCR(0xe7c8 + 4) 574 #define UGM_FRAGMENT_THRESHOLD_TO_3 REG_BIT(58 - 32) 575 #define DIS_CHAIN_2XSIMD8 REG_BIT(55 - 32) 576 #define XE2_ALLOC_DPA_STARVE_FIX_DIS REG_BIT(47 - 32) 577 #define SAMPLER_LD_LSC_DISABLE REG_BIT(45 - 32) 578 #define ENABLE_SMP_LD_RENDER_SURFACE_CONTROL REG_BIT(44 - 32) 579 #define FORCE_SLM_FENCE_SCOPE_TO_TILE REG_BIT(42 - 32) 580 #define FORCE_UGM_FENCE_SCOPE_TO_TILE REG_BIT(41 - 32) 581 #define L3_128B_256B_WRT_DIS REG_BIT(40 - 32) 582 #define MAXREQS_PER_BANK REG_GENMASK(39 - 32, 37 - 32) 583 #define DISABLE_128B_EVICTION_COMMAND_UDW REG_BIT(36 - 32) 584 #define LSCFE_SAME_ADDRESS_ATOMICS_COALESCING_DISABLE REG_BIT(35 - 32) 585 586 #define ROW_CHICKEN5 XE_REG_MCR(0xe7f0) 587 #define CPSS_AWARE_DIS REG_BIT(3) 588 589 #define SARB_CHICKEN1 XE_REG_MCR(0xe90c) 590 #define COMP_CKN_IN REG_GENMASK(30, 29) 591 592 #define MAIN_GAMCTRL_MODE XE_REG(0xef00) 593 #define MAIN_GAMCTRL_QUEUE_SELECT REG_BIT(0) 594 595 #define RCU_MODE XE_REG(0x14800, XE_REG_OPTION_MASKED) 596 #define RCU_MODE_FIXED_SLICE_CCS_MODE REG_BIT(1) 597 #define RCU_MODE_CCS_ENABLE REG_BIT(0) 598 599 /* 600 * Total of 4 cslices, where each cslice is in the form: 601 * [0-3] CCS ID 602 * [4-6] RSVD 603 * [7] Disabled 604 */ 605 #define CCS_MODE XE_REG(0x14804, XE_REG_OPTION_MASKED) 606 #define CCS_MODE_CSLICE_0_3_MASK REG_GENMASK(11, 0) /* 3 bits per cslice */ 607 #define CCS_MODE_CSLICE_MASK 0x7 /* CCS0-3 + rsvd */ 608 #define CCS_MODE_CSLICE_WIDTH ilog2(CCS_MODE_CSLICE_MASK + 1) 609 #define CCS_MODE_CSLICE(cslice, ccs) \ 610 ((ccs) << ((cslice) * CCS_MODE_CSLICE_WIDTH)) 611 612 #define FORCEWAKE_ACK_GT XE_REG(0x130044) 613 614 /* Applicable for all FORCEWAKE_DOMAIN and FORCEWAKE_ACK_DOMAIN regs */ 615 #define FORCEWAKE_KERNEL 0 616 #define FORCEWAKE_MT(bit) BIT(bit) 617 #define FORCEWAKE_MT_MASK(bit) BIT((bit) + 16) 618 619 #define MTL_MEDIA_PERF_LIMIT_REASONS XE_REG(0x138030) 620 #define MTL_MEDIA_MC6 XE_REG(0x138048) 621 622 #define GT_CORE_STATUS XE_REG(0x138060) 623 #define RCN_MASK REG_GENMASK(2, 0) 624 #define GT_C0 0 625 #define GT_C6 3 626 627 #define GT_GFX_RC6_LOCKED XE_REG(0x138104) 628 #define GT_GFX_RC6 XE_REG(0x138108) 629 630 #define GT0_PERF_LIMIT_REASONS XE_REG(0x1381a8) 631 /* Common performance limit reason bits - available on all platforms */ 632 #define GT0_PERF_LIMIT_REASONS_MASK 0xde3 633 #define PROCHOT_MASK REG_BIT(0) 634 #define THERMAL_LIMIT_MASK REG_BIT(1) 635 #define RATL_MASK REG_BIT(5) 636 #define VR_THERMALERT_MASK REG_BIT(6) 637 #define VR_TDC_MASK REG_BIT(7) 638 #define POWER_LIMIT_4_MASK REG_BIT(8) 639 #define POWER_LIMIT_1_MASK REG_BIT(10) 640 #define POWER_LIMIT_2_MASK REG_BIT(11) 641 /* Platform-specific performance limit reason bits - for Crescent Island */ 642 #define CRI_PERF_LIMIT_REASONS_MASK 0xfdff 643 #define SOC_THERMAL_LIMIT_MASK REG_BIT(1) 644 #define MEM_THERMAL_MASK REG_BIT(2) 645 #define VR_THERMAL_MASK REG_BIT(3) 646 #define ICCMAX_MASK REG_BIT(4) 647 #define SOC_AVG_THERMAL_MASK REG_BIT(6) 648 #define FASTVMODE_MASK REG_BIT(7) 649 #define PSYS_PL1_MASK REG_BIT(12) 650 #define PSYS_PL2_MASK REG_BIT(13) 651 #define P0_FREQ_MASK REG_BIT(14) 652 #define PSYS_CRIT_MASK REG_BIT(15) 653 654 #define GT_PERF_STATUS XE_REG(0x1381b4) 655 #define VOLTAGE_MASK REG_GENMASK(10, 0) 656 657 #define SFC_DONE(n) XE_REG(0x1cc000 + (n) * 0x1000) 658 659 #endif 660