Searched refs:G4X_WM_LEVEL_HPLL (Results 1 – 2 of 2) sorted by relevance
911 display->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35; in g4x_setup_wm_latency()913 display->wm.num_levels = G4X_WM_LEVEL_HPLL + 1; in g4x_setup_wm_latency()950 case G4X_WM_LEVEL_HPLL: in g4x_fbc_fifo_size()1114 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]); in g4x_raw_plane_wm_compute()1120 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc); in g4x_raw_plane_wm_compute()1165 if (level <= G4X_WM_LEVEL_HPLL) { in g4x_invalidate_wms()1183 if (level >= G4X_WM_LEVEL_HPLL && in g4x_compute_fbc_en()1184 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL)) in g4x_compute_fbc_en()1218 level = G4X_WM_LEVEL_HPLL; in _g4x_compute_pipe_wm()1337 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) || in g4x_compute_intermediate_wm()[all …]
837 G4X_WM_LEVEL_HPLL, enumerator