Home
last modified time | relevance | path

Searched refs:CONTROL (Results 1 – 25 of 84) sorted by relevance

1234

/linux/net/devlink/ !
H A Dtrap.c981 DEVLINK_TRAP(STP, CONTROL),
982 DEVLINK_TRAP(LACP, CONTROL),
983 DEVLINK_TRAP(LLDP, CONTROL),
984 DEVLINK_TRAP(IGMP_QUERY, CONTROL),
985 DEVLINK_TRAP(IGMP_V1_REPORT, CONTROL),
986 DEVLINK_TRAP(IGMP_V2_REPORT, CONTROL),
987 DEVLINK_TRAP(IGMP_V3_REPORT, CONTROL),
988 DEVLINK_TRAP(IGMP_V2_LEAVE, CONTROL),
989 DEVLINK_TRAP(MLD_QUERY, CONTROL),
990 DEVLINK_TRAP(MLD_V1_REPORT, CONTROL),
[all …]
/linux/drivers/parport/ !
H A Dparport_gsc.c83 s->u.pc.ctr = parport_readb (CONTROL (p)); in parport_gsc_save_state()
88 parport_writeb (s->u.pc.ctr, CONTROL (p)); in parport_gsc_restore_state()
147 parport_writeb (w, CONTROL (pb)); in parport_SPP_supported()
154 r = parport_readb (CONTROL (pb)); in parport_SPP_supported()
157 parport_writeb (w, CONTROL (pb)); in parport_SPP_supported()
158 r = parport_readb (CONTROL (pb)); in parport_SPP_supported()
159 parport_writeb (0xc, CONTROL (pb)); in parport_SPP_supported()
H A Dparport_gsc.h47 #define CONTROL(p) ((p)->base + 0x2) macro
101 parport_writeb (ctr, CONTROL (p)); in __parport_gsc_frob_control()
H A Dparport_pc.c259 outb(c, CONTROL(p)); in parport_pc_restore_state()
1430 outb(w, CONTROL(pb)); in parport_SPP_supported()
1437 r = inb(CONTROL(pb)); in parport_SPP_supported()
1440 outb(w, CONTROL(pb)); in parport_SPP_supported()
1441 r = inb(CONTROL(pb)); in parport_SPP_supported()
1442 outb(0xc, CONTROL(pb)); in parport_SPP_supported()
1502 outb(r, CONTROL(pb)); in parport_ECR_present()
1504 outb(r ^ 0x2, CONTROL(pb)); /* Toggle bit 1 */ in parport_ECR_present()
1506 r = inb(CONTROL(pb)); in parport_ECR_present()
1521 outb(0xc, CONTROL(pb)); in parport_ECR_present()
[all …]
/linux/drivers/clocksource/ !
H A Dtimer-digicolor.c48 #define CONTROL(t) ((t)*8) macro
72 writeb(CONTROL_DISABLE, dt->base + CONTROL(dt->timer_id)); in dc_timer_disable()
78 writeb(CONTROL_ENABLE | mode, dt->base + CONTROL(dt->timer_id)); in dc_timer_enable()
180 writeb(CONTROL_DISABLE, dc_timer_dev.base + CONTROL(TIMER_B)); in digicolor_timer_init()
182 writeb(CONTROL_ENABLE, dc_timer_dev.base + CONTROL(TIMER_B)); in digicolor_timer_init()
/linux/drivers/gpu/drm/imx/dc/ !
H A Ddc-fw.c30 #define CONTROL 0x170 macro
62 regmap_reg_range(CONTROL, CONTROL),
78 .max_register = CONTROL,
88 regmap_write_bits(fu->reg_cfg, CONTROL, INPUTSELECT_MASK, in dc_fw_set_fmt()
90 regmap_write_bits(fu->reg_cfg, CONTROL, RASTERMODE_MASK, in dc_fw_set_fmt()
H A Ddc-ed.c35 #define CONTROL 0xc macro
89 regmap_reg_range(CONTROL, CONTROL),
105 .max_register = CONTROL,
175 regmap_write_bits(ed->reg_cfg, CONTROL, GAMMAAPPLYENABLE, 0); in dc_ed_disable_gamma_apply()
H A Ddc-lb.c33 #define CONTROL 0xc macro
210 regmap_write_bits(lb->reg_cfg, CONTROL, CTRL_MODE_MASK, mode); in dc_lb_mode()
/linux/include/linux/ !
H A Dparport_pc.h15 #define CONTROL(p) ((p)->base + 0x2) macro
89 unsigned char dcr = inb (CONTROL (p)); in dump_parport_state()
103 dcr = i ? priv->ctr : inb (CONTROL (p)); in dump_parport_state()
144 outb (ctr, CONTROL (p)); in __parport_pc_frob_control()
/linux/sound/pci/ !
H A Dens1370.c677 inl(ES_REG(ensoniq, CONTROL)); in snd_es1371_codec_read()
833 outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL)); in snd_ensoniq_trigger()
868 outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL)); in snd_ensoniq_playback1_prepare()
887 outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL)); in snd_ensoniq_playback1_prepare()
909 outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL)); in snd_ensoniq_playback2_prepare()
927 outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL)); in snd_ensoniq_playback2_prepare()
949 outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL)); in snd_ensoniq_capture_prepare()
965 outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL)); in snd_ensoniq_capture_prepare()
979 if (inl(ES_REG(ensoniq, CONTROL)) & ES_DAC1_EN) { in snd_ensoniq_playback1_pointer()
994 if (inl(ES_REG(ensoniq, CONTROL)) & ES_DAC2_EN) { in snd_ensoniq_playback2_pointer()
[all …]
/linux/drivers/bluetooth/ !
H A Dbt3c_cs.c113 #define CONTROL 4 macro
349 iir = inb(iobase + CONTROL); in bt3c_interrupt()
370 outb(iir, iobase + CONTROL); in bt3c_interrupt()
524 outb(inb(iobase + CONTROL) | 0x40, iobase + CONTROL); in bt3c_load_firmware()
/linux/drivers/hwmon/ !
H A Dadt7475.c31 CONTROL = 3, enumerator
801 data->pwm[CONTROL][sattr->index] = in pwm_store()
808 if (((data->pwm[CONTROL][sattr->index] >> 5) & 7) != 7) { in pwm_store()
919 data->pwm[CONTROL][index] &= ~0xE0; in hw_set_pwm()
920 data->pwm[CONTROL][index] |= (val & 7) << 5; in hw_set_pwm()
923 data->pwm[CONTROL][index]); in hw_set_pwm()
1770 data->pwm[CONTROL][cfg.index] = ret; in adt7475_fan_pwm_config()
1772 data->pwm[CONTROL][cfg.index] |= BIT(4); in adt7475_fan_pwm_config()
1774 data->pwm[CONTROL][cfg.index] &= ~BIT(4); in adt7475_fan_pwm_config()
1777 data->pwm[CONTROL][cfg.index] &= ~0xE0; in adt7475_fan_pwm_config()
[all …]
/linux/drivers/watchdog/ !
H A Dmachzwd.c52 #define CONTROL 0x10 /* 16 */ macro
155 return zf_readw(CONTROL); in zf_get_control()
160 zf_writew(CONTROL, new); in zf_set_control()
/linux/drivers/gpu/drm/amd/display/dc/optc/dcn314/ !
H A Ddcn314_optc.c114 REG_UPDATE(CONTROL, in optc314_enable_crtc()
141 REG_UPDATE(CONTROL, in optc314_disable_crtc()
/linux/Documentation/leds/ !
H A Dleds-lm3556.rst23 CONTROL REGISTER(0x09).Flash mode is activated by the ENABLE REGISTER(0x0A),
50 In Torch Mode, the current source(LED) is programmed via the CURRENT CONTROL
/linux/drivers/media/usb/uvc/ !
H A Duvc_ctrl.c1229 uvc_dbg(chain->dev, CONTROL, "Control 0x%08x not found\n", in uvc_find_control()
2771 uvc_dbg(dev, CONTROL, in uvc_ctrl_fill_xu_info()
2784 uvc_dbg(dev, CONTROL, in uvc_ctrl_fill_xu_info()
2792 uvc_dbg(dev, CONTROL, in uvc_ctrl_fill_xu_info()
2822 uvc_dbg(dev, CONTROL, in uvc_ctrl_init_xu_ctrl()
2853 uvc_dbg(chain->dev, CONTROL, "Extension unit %u not found\n", in uvc_xu_ctrl_query()
2869 uvc_dbg(chain->dev, CONTROL, "Control %pUl/%u not found\n", in uvc_xu_ctrl_query()
2982 uvc_dbg(dev, CONTROL, "restoring control %pUl/%u/%u\n", in uvc_ctrl_restore_values()
3017 uvc_dbg(dev, CONTROL, "Added control %pUl/%u to device %s entity %u\n", in uvc_ctrl_add_info()
3094 uvc_dbg(chain->dev, CONTROL, "Adding mapping '%s' to control %pUl/%u\n", in __uvc_ctrl_add_mapping()
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dce/ !
H A Ddce_opp.h78 SRI(CONTROL, FMT_MEMORY, id)
82 SRI(CONTROL, FMT_MEMORY, id)
296 uint32_t CONTROL; member
H A Ddce_opp.c586 REG_GET(CONTROL, in program_formatter_420_memory()
593 REG_UPDATE(CONTROL, in program_formatter_420_memory()
/linux/drivers/gpu/drm/amd/display/dc/optc/dcn32/ !
H A Ddcn32_optc.c154 REG_UPDATE(CONTROL, in optc32_enable_crtc()
191 REG_UPDATE(CONTROL, in optc32_disable_crtc()
/linux/drivers/net/ethernet/smsc/ !
H A Dsmc9194.c338 outw( inw( ioaddr + CONTROL ) | CTL_AUTO_RELEASE , ioaddr + CONTROL ); in smc_reset()
398 outw( inw( ioaddr + CONTROL ), CTL_POWERDOWN, ioaddr + CONTROL ); in smc_shutdown()
H A Dsmc91c92_cs.c191 #define CONTROL 12 macro
553 outw((CTL_RELOAD | CTL_EE_SELECT), ioaddr + CONTROL); in mot_setup()
557 wait = ((CTL_RELOAD | CTL_STORE) & inw(ioaddr + CONTROL)); in mot_setup()
775 outw(0, ioaddr + CONTROL); in check_sig()
1105 outw(CTL_POWERDOWN, ioaddr + CONTROL ); in smc_close()
1336 outw(CTL_AUTO_RELEASE | 0x0000, ioaddr + CONTROL); in smc_eph_irq()
1338 ioaddr + CONTROL); in smc_eph_irq()
1664 ioaddr + CONTROL); in smc_reset()
H A Dsmc9194.h104 #define CONTROL 12 macro
/linux/drivers/gpu/drm/amd/display/dc/optc/dcn10/ !
H A Ddcn10_optc.c278 REG_UPDATE(CONTROL, in optc1_program_timing()
383 REG_UPDATE_2(CONTROL, in optc1_set_vtg_params()
387 REG_UPDATE(CONTROL, VTG0_VCOUNT_INIT, v_init); in optc1_set_vtg_params()
538 REG_UPDATE(CONTROL, in optc1_enable_crtc()
566 REG_UPDATE(CONTROL, in optc1_disable_crtc()
/linux/drivers/gpu/drm/amd/display/dc/optc/dcn31/ !
H A Ddcn31_optc.c104 REG_UPDATE(CONTROL, in optc31_enable_crtc()
141 REG_UPDATE(CONTROL, in optc31_disable_crtc()
163 REG_UPDATE(CONTROL, in optc31_immediate_disable_crtc()
/linux/drivers/scsi/ !
H A Daha1542.h29 #define CONTROL(base) STATUS(base) macro

1234