Searched full:sdclk (Results 1 – 25 of 27) sorted by relevance
12
/linux-5.10/Documentation/devicetree/bindings/mmc/ |
D | cdns,sdhci.yaml | 90 cdns,phy-dll-delay-sdclk: 92 Value of the delay introduced on the sdclk output for all modes except 98 cdns,phy-dll-delay-sdclk-hsmmc: 100 Value of the delay introduced on the sdclk output for HS200, HS400 and 133 cdns,phy-dll-delay-sdclk = <0>;
|
D | marvell,xenon-sdhci.txt | 131 clocks = <&sdclk>, <&axi_clk>; 167 clocks = <&sdclk>;
|
/linux-5.10/drivers/mmc/host/ |
D | sdhci-xenon-phy.c | 222 * 1. SDCLK frequency changes. 223 * 2. SDCLK is stopped and re-enabled. 460 * 2. SDCLK is higher than 52MHz in xenon_emmc_phy_strobe_delay_adj() 482 * If eMMC PHY Slow Mode is required in lower speed mode (SDCLK < 55MHz) 771 * PHY setting should be adjusted when SDCLK frequency, Bus Width
|
D | sdhci-cadence.c | 88 { "cdns,phy-dll-delay-sdclk", SDHCI_CDNS_PHY_DLY_SDCLK, }, 89 { "cdns,phy-dll-delay-sdclk-hsmmc", SDHCI_CDNS_PHY_DLY_HSMMC, },
|
D | sdhci-xenon.c | 50 /* Set SDCLK-off-while-idle */ 465 /* Disable SDCLK-Off-While-Idle before card init */ in xenon_sdhc_prepare()
|
D | sdhci-of-aspeed.c | 269 dev_err(&pdev->dev, "Unable to enable SDCLK\n"); in aspeed_sdc_probe()
|
D | uniphier-sd.c | 24 #define UNIPHIER_SD_CLKCTL_OFFEN BIT(9) // auto SDCLK stop
|
D | sdhci-tegra.c | 1626 * timeout clock and SW can choose TMCLK or SDCLK for hardware in sdhci_tegra_probe() 1633 * be achieved is 11s better than using SDCLK for data timeout. in sdhci_tegra_probe()
|
D | sdhci-s3c.c | 626 /* HSMMC on Samsung SoCs uses SDCLK as timeout clock */ in sdhci_s3c_probe()
|
D | sdhci.h | 415 /* Controller uses SDCLK instead of TMCLK for data timeouts */
|
/linux-5.10/drivers/cpufreq/ |
D | sa1110-cpufreq.c | 152 * If SDCLK would invalidate the SDRAM timings, in sdram_calculate_timing() 153 * run SDCLK at half speed. in sdram_calculate_timing()
|
/linux-5.10/arch/arm64/boot/dts/socionext/ |
D | uniphier-ld11.dtsi | 455 cdns,phy-dll-delay-sdclk = <21>; 456 cdns,phy-dll-delay-sdclk-hsmmc = <21>;
|
D | uniphier-pxs3.dtsi | 411 cdns,phy-dll-delay-sdclk = <21>; 412 cdns,phy-dll-delay-sdclk-hsmmc = <21>;
|
D | uniphier-ld20.dtsi | 585 cdns,phy-dll-delay-sdclk = <21>; 586 cdns,phy-dll-delay-sdclk-hsmmc = <21>;
|
/linux-5.10/arch/arm/mach-pxa/ |
D | mxm8x10.c | 175 GPIO22 - SDCLK
|
/linux-5.10/include/linux/mmc/ |
D | host.h | 111 * switching might fail because the SDCLK is not really quiet.
|
/linux-5.10/drivers/clk/ |
D | clk-aspeed.c | 71 [ASPEED_CLK_GATE_SDCLK] = { 27, 16, "sdclk-gate", NULL, 0 }, /* SDIO/SD */
|
D | clk-ast2600.c | 93 [ASPEED_CLK_GATE_SDCLK] = { 36, 56, "sdclk-gate", NULL, 0 }, /* SDIO/SD */
|
/linux-5.10/drivers/pinctrl/uniphier/ |
D | pinctrl-uniphier-sld8.c | 111 UNIPHIER_PINCTRL_PIN(32, "SDCLK", 8,
|
D | pinctrl-uniphier-ld4.c | 147 UNIPHIER_PINCTRL_PIN(44, "SDCLK", UNIPHIER_PIN_IECTRL_NONE,
|
D | pinctrl-uniphier-pxs3.c | 144 UNIPHIER_PINCTRL_PIN(43, "SDCLK", UNIPHIER_PIN_IECTRL_EXIST,
|
D | pinctrl-uniphier-ld6b.c | 156 UNIPHIER_PINCTRL_PIN(47, "SDCLK", UNIPHIER_PIN_IECTRL_NONE,
|
D | pinctrl-uniphier-pxs2.c | 156 UNIPHIER_PINCTRL_PIN(47, "SDCLK", UNIPHIER_PIN_IECTRL_NONE,
|
D | pinctrl-uniphier-pro5.c | 765 UNIPHIER_PINCTRL_PIN(250, "SDCLK", UNIPHIER_PIN_IECTRL_NONE,
|
/linux-5.10/arch/m68k/include/asm/ |
D | MC68VZ328.h | 591 #define PM_SDCLK 0x01 /* Use SDCLK as PM[0] */
|
12