/linux/Documentation/driver-api/surface_aggregator/clients/ |
H A D | dtx.rst | 39 * **Latch:** 55 Latch States 58 The latch mechanism has two major states: *open* and *closed*. In the 62 The latch can additionally be locked and, correspondingly, unlocked, which 66 documentation for the detachment procedure below. By default, the latch is 82 instructions/commands. In case the latch is unlocked, the led will flash 83 green. If the latch has been locked, the led will be solid red 93 - If the latch is unlocked, the EC will open the latch and the clipboard 98 - If the latch is locked, the EC will *not* open the latch, meaning the 111 latch, after which the user can separate clipboard and base. [all …]
|
/linux/include/linux/mfd/abx500/ |
H A D | ab8500.h | 74 /* ab8500_irq_regoffset[0] -> IT[Source|Latch|Mask]1 */ 83 /* ab8500_irq_regoffset[1] -> IT[Source|Latch|Mask]2 */ 89 /* ab8500_irq_regoffset[2] -> IT[Source|Latch|Mask]3 */ 98 /* ab8500_irq_regoffset[3] -> IT[Source|Latch|Mask]4 */ 107 /* ab8500_irq_regoffset[4] -> IT[Source|Latch|Mask]5 */ 116 /* ab8500_irq_regoffset[5] -> IT[Source|Latch|Mask]7 */ 125 /* ab8500_irq_regoffset[6] -> IT[Source|Latch|Mask]8 */ 134 /* ab8500_irq_regoffset[7] -> IT[Source|Latch|Mask]9 */ 143 /* ab8500_irq_regoffset[8] -> IT[Source|Latch|Mask]10 */ 152 /* ab8500_irq_regoffset[9] -> IT[Source|Latch|Mask]12 */ [all …]
|
/linux/Documentation/devicetree/bindings/gpio/ |
H A D | gpio-latch.yaml | 4 $id: http://devicetree.org/schemas/gpio/gpio-latch.yaml# 7 title: GPIO latch controller 43 of number of latches and the number of inputs per latch is derived from 48 const: gpio-latch 53 description: Array of GPIOs to be used to clock a latch 56 description: Array of GPIOs to be used as inputs per latch 59 description: Delay in nanoseconds to wait after the latch inputs have been 80 gpio-latch { 84 compatible = "gpio-latch";
|
H A D | sprd,gpio-eic.yaml | 19 controller contains 4 sub-modules, i.e. EIC-debounce, EIC-latch, EIC-async and 32 The EIC-latch sub-module is used to latch some special power down signals 33 and generate interrupts, since the EIC-latch does not depend on the APB 48 - sprd,sc9860-eic-latch 58 - sprd,ums512-eic-latch 59 - const: sprd,sc9860-eic-latch
|
H A D | fairchild,74hc595.yaml | 11 have a rising-edge triggered latch clock (or storage register clock) pin, 15 the 74HC595 sees as a rising edge on the latch clock that results in a 21 latch clock * trigger
|
/linux/drivers/clk/ti/ |
H A D | mux.c | 81 ti_clk_latch(&mux->reg, mux->latch); in ti_clk_mux_set_parent() 125 s8 latch, u8 clk_mux_flags, u32 *table) in _register_mux() argument 146 mux->latch = latch; in _register_mux() 175 s32 latch = -EINVAL; in of_mux_clk_setup() local 194 of_property_read_u32(node, "ti,latch-bit", &latch); in of_mux_clk_setup() 211 flags, ®, shift, mask, latch, clk_mux_flags, in of_mux_clk_setup() 235 mux->latch = -EINVAL; in ti_clk_build_component_mux()
|
/linux/tools/perf/pmu-events/arch/powerpc/power10/ |
H A D | pmc.json | 55 "BriefDescription": "Cycles when the run latch is set and the core is in ST mode." 70 "BriefDescription": "Cycles when at least one thread has the run latch set." 80 "BriefDescription": "Cycles when the run latch is set for all threads." 90 "BriefDescription": "Cycles when this thread's run latch is set and the core is in SMT4 mode." 105 "BriefDescription": "Processor cycles gated by the run latch." 140 "BriefDescription": "Cycles when this thread's run latch is set and the core is in SMT2 mode." 210 "BriefDescription": "PowerPC instruction completed while the run latch is set."
|
/linux/drivers/gpio/ |
H A D | gpio-latch.c | 3 * GPIO latch driver 37 * the number of inputs per latch is derived from the number of GPIOs given 80 int latch = offset / priv->n_latched_gpios, i, ret; in gpio_latch_set_unlocked() local 86 test_bit(latch * priv->n_latched_gpios + i, in gpio_latch_set_unlocked() 93 set(priv->clk_gpios->desc[latch], 1); in gpio_latch_set_unlocked() 95 set(priv->clk_gpios->desc[latch], 0); in gpio_latch_set_unlocked() 206 .compatible = "gpio-latch", 214 .name = "gpio-latch", 223 MODULE_DESCRIPTION("GPIO latch driver");
|
H A D | gpio-eic-sprd.c | 68 * debounce EIC, latch EIC, async EIC and sync EIC, 75 * The latch EIC is used to latch some special power down signals and 76 * generate interrupts, since the latch EIC does not depend on the APB clock 114 "eic-debounce", "eic-latch", "eic-async", 486 * The debounce EIC and latch EIC can only support level trigger, so we in sprd_eic_toggle_trigger() 575 * Since the digital-chip EIC 4 sub-modules (debounce, latch, async in sprd_eic_irq_handler() 709 .compatible = "sprd,sc9860-eic-latch",
|
/linux/arch/sh/include/mach-common/mach/ |
H A D | urquell.h | 60 #define LATCHCR_OFS 0x3000 /* Latch control register */ 61 #define LATCUAR_OFS 0x3010 /* Latch upper address register */ 62 #define LATCLAR_OFS 0x3012 /* Latch lower address register */ 63 #define LATCLUDR_OFS 0x3024 /* Latch D31-16 register */ 64 #define LATCLLDR_OFS 0x3026 /* Latch D15-0 register */
|
/linux/drivers/tty/serial/8250/ |
H A D | 8250_uniphier.c | 21 * - Divisor latch at 9, no divisor latch access bit 30 /* Divisor Latch Register */ 110 /* Divisor latch access bit does not exist. */ in uniphier_serial_out() 144 * This hardware does not have the divisor latch access bit. 145 * The divisor latch register exists at different address.
|
/linux/include/linux/ |
H A D | seqlock.h | 600 * Latch sequence counters (seqcount_latch_t) 628 * raw_read_seqcount_latch() - pick even/odd latch data copy 648 * read_seqcount_latch() - pick even/odd latch data copy 693 * raw_write_seqcount_latch() - redirect latch readers to even/odd copy 704 * write_seqcount_latch_begin() - redirect latch readers to odd copy 707 * The latch technique is a multiversion concurrency control method that allows 714 * latch allows the same for non-atomic updates. The trade-off is doubling the 731 * void latch_modify(struct latch_struct *latch, ...) 733 * write_seqcount_latch_begin(&latch->seq); 734 * modify(latch->data[0], ...); [all …]
|
/linux/kernel/time/ |
H A D | clockevents.c | 32 static u64 cev_delta2ns(unsigned long latch, struct clock_event_device *evt, in cev_delta2ns() argument 35 u64 clc = (u64) latch << evt->shift; in cev_delta2ns() 44 * not equal latch, we know that the above shift overflowed. in cev_delta2ns() 46 if ((clc >> evt->shift) != (u64)latch) in cev_delta2ns() 59 * than latch by up to (mult - 1) >> shift. For the min_delta in cev_delta2ns() 62 * we would end up with a latch value larger than the upper in cev_delta2ns() 79 * clockevent_delta2ns - Convert a latch value (device ticks) to nanoseconds 80 * @latch: value to convert 83 * Math helper, returns latch value converted to nanoseconds (bound checked) 85 u64 clockevent_delta2ns(unsigned long latch, struct clock_event_device *evt) in clockevent_delta2ns() argument [all …]
|
/linux/arch/sh/include/asm/ |
H A D | smc37c93x.h | 67 #define UART_DLL 0x0 /* Divisor Latch (LS) */ 68 #define UART_DLM 0x2 /* Divisor Latch (MS) */ 88 /* Alias for Divisor Latch Register */ 127 #define LCR_DLAB 0x8000 /* Divisor Latch Access Bit */
|
/linux/Documentation/devicetree/bindings/clock/ |
H A D | armada3700-xtal-clock.txt | 4 reading the gpio latch register. 7 of the GPIO block where the gpio latch is located.
|
/linux/tools/perf/pmu-events/arch/powerpc/power8/ |
H A D | pipeline.json | 269 "BriefDescription": "Cycles run latch is set and core is in SMT2 mode", 275 "BriefDescription": "cycles this threads run latch is set and the core is in SMT4 mode", 276 "PublicDescription": "Cycles run latch is set and core is in SMT4 mode" 281 "BriefDescription": "Cycles run latch is set and core is in ST mode",
|
/linux/arch/powerpc/platforms/powermac/ |
H A D | time.c | 54 #define T1CL (4*RS) /* Timer 1 ctr/latch (low 8 bits) */ 56 #define T1LL (6*RS) /* Timer 1 latch (low 8 bits) */ 57 #define T1LH (7*RS) /* Timer 1 latch (high 8 bits) */ 196 /* set the latch to `count' */ in via_calibrate_decr()
|
/linux/drivers/clocksource/ |
H A D | timer-ixp4xx.c | 48 u32 latch; member 138 val = tmr->latch & ~IXP4XX_OST_RELOAD_MASK; in ixp4xx_set_periodic() 177 * So make sure the latch is the best value with the two least in ixp4xx_timer_register() 180 tmr->latch = DIV_ROUND_CLOSEST(timer_freq, in ixp4xx_timer_register()
|
/linux/drivers/gpu/drm/panel/ |
H A D | panel-samsung-s6e3ha8.c | 89 /* OMOK setting 1 (Initial setting) - Scaler Latch Setting Guide */ in s6e3ha8_amb577px01_wqhd_on() 92 /* latch setting 1 : Scaler on/off & address setting & PPS setting -> Image update latch */ in s6e3ha8_amb577px01_wqhd_on() 95 /* latch setting 2 : Ratio change mode -> Image update latch */ in s6e3ha8_amb577px01_wqhd_on()
|
/linux/tools/perf/pmu-events/arch/powerpc/compat/ |
H A D | generic-events.json | 45 "BriefDescription": "Processor cycles gated by the run latch." 100 "BriefDescription": "PowerPC instruction completed while the run latch is set."
|
/linux/Documentation/devicetree/bindings/mtd/ |
H A D | fsl-upm-nand.txt | 6 - fsl,upm-addr-offset : UPM pattern offset for the address latch. 7 - fsl,upm-cmd-offset : UPM pattern offset for the command latch.
|
/linux/arch/powerpc/boot/ |
H A D | ns16550.c | 20 #define UART_DLL 0 /* Out: Divisor Latch Low */ 21 #define UART_DLM 1 /* Out: Divisor Latch High */
|
/linux/Documentation/w1/slaves/ |
H A D | w1_ds2413.rst | 30 Bit 1: PIOA Output Latch State 32 Bit 3: PIOB Output Latch State
|
/linux/drivers/net/ethernet/intel/idpf/ |
H A D | idpf_virtchnl_ptp.c | 445 * @caps: Tx timestamp capabilities that monitor the latch status 447 * @current_state: Current state of the Tx timestamp latch 448 * @expected_state: Expected state of the Tx timestamp latch 484 * @tstamp_latch: Tx timestamp latch structure fulfilled by the Control Plane 485 * @ptp_tx_tstamp: Tx timestamp latch to add to the free list 487 * Read the value of the Tx timestamp for a given latch received from the
|
/linux/Documentation/devicetree/bindings/clock/ti/ |
H A D | ti,mux-clock.yaml | 78 ti,latch-bit: 81 Latch the mux value to HW, only needed if the register
|