/linux-5.10/Documentation/devicetree/bindings/clock/ |
D | exynos7-clock.txt | 82 - sclk_spi0
|
/linux-5.10/Documentation/devicetree/bindings/spi/ |
D | spi-rockchip.yaml | 99 clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
|
/linux-5.10/include/dt-bindings/clock/ |
D | samsung,s3c64xx-clock.h | 102 #define SCLK_SPI0 90 macro
|
D | exynos7-clk.h | 109 #define SCLK_SPI0 17 macro
|
D | s5pv210.h | 193 #define SCLK_SPI0 171 macro
|
D | rk3188-cru-common.h | 25 #define SCLK_SPI0 69 macro
|
D | rk3228-cru.h | 18 #define SCLK_SPI0 65 macro
|
D | rk3128-cru.h | 20 #define SCLK_SPI0 65 macro
|
D | rv1108-cru.h | 17 #define SCLK_SPI0 65 macro
|
D | rk3288-cru.h | 20 #define SCLK_SPI0 65 macro
|
D | rk3308-cru.h | 31 #define SCLK_SPI0 27 macro
|
D | rk3368-cru.h | 21 #define SCLK_SPI0 65 macro
|
D | px30-cru.h | 38 #define SCLK_SPI0 36 macro
|
D | rk3399-cru.h | 28 #define SCLK_SPI0 71 macro
|
/linux-5.10/drivers/clk/samsung/ |
D | clk-s3c64xx.c | 256 GATE_SCLK(SCLK_SPI0, "sclk_spi0", "dout_spi0", SCLK_GATE, 20), 357 ALIAS(SCLK_SPI0, "s3c6410-spi.0", "spi_busclk2"),
|
D | clk-exynos7.c | 352 GATE(CLK_SCLK_SPI0, "sclk_spi0", "dout_sclk_spi0", 703 PNAME(mout_sclk_spi0_user_p) = { "fin_pll", "sclk_spi0" }; 779 GATE(SCLK_SPI0, "sclk_spi0_user", "mout_sclk_spi0_user",
|
D | clk-s5pv210.c | 594 GATE(SCLK_SPI0, "sclk_spi0", "dout_spi0", CLK_SRC_MASK0, 16,
|
D | clk-exynos5250.c | 508 GATE(CLK_SCLK_SPI0, "sclk_spi0", "div_spi_pre0",
|
/linux-5.10/drivers/clk/rockchip/ |
D | clk-rk3128.c | 403 COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_3plls_p, 0,
|
D | clk-rk3228.c | 473 COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_2plls_p, 0,
|
D | clk-rk3188.c | 389 COMPOSITE_NOMUX(SCLK_SPI0, "sclk_spi0", "pclk_peri", 0,
|
D | clk-rk3368.c | 533 COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_cpll_gpll_p, 0,
|
D | clk-rk3288.c | 515 COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_cpll_gpll_p, 0,
|
/linux-5.10/arch/arm/boot/dts/ |
D | rk3xxx.dtsi | 449 clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
|
D | s5pv210.dtsi | 163 clocks = <&clocks SCLK_SPI0>, <&clocks CLK_SPI0>;
|