/linux-5.10/Documentation/devicetree/bindings/mmc/ |
D | mtk-sd.txt | 38 - assigned-clock-parents: parent of source clock, used for HS400 mode to get 400Mhz source clock 39 - hs400-ds-delay: HS400 DS delay setting 43 - mediatek,hs400-cmd-int-delay: HS400 command internal delay setting 46 - mediatek,hs400-cmd-resp-sel-rising: HS400 command response sample selection 47 If present,HS400 command responses are sampled on rising edges. 48 If not present,HS400 command responses are sampled on falling edges. 71 hs400-ds-delay = <0x14015>; 73 mediatek,hs400-cmd-int-delay = <14>; 74 mediatek,hs400-cmd-resp-sel-rising;
|
D | nvidia,tegra20-sdhci.txt | 79 - nvidia,pad-autocal-pull-up-offset-hs400, 80 nvidia,pad-autocal-pull-down-offset-hs400 : Specify drive strength 81 calibration offsets for HS400 mode. 86 - nvidia,dqs-trim : Specify DQS trim value for HS400 timing 94 - The SDR104 and HS400 timing specific values are used in 104 HS400 timing. Only SDMMC4 on Tegra210 and Tegra 186 supports 105 HS400.
|
D | exynos-dw-mshc.txt | 39 * samsung,dw-mshc-hs400-timing: Specifies the value of CIU TX and RX clock phase 40 shift value for hs400 mode operation. 55 * samsung,read-strobe-delay: RCLK (Data strobe) delay to control HS400 mode 89 samsung,dw-mshc-hs400-timing = <0 2>;
|
D | cdns,sdhci.yaml | 93 HS200, HS400 and HS400_ES. 100 Value of the delay introduced on the sdclk output for HS200, HS400 and 109 HS400 / HS400_ES speed modes. 132 mmc-hs400-1_8v;
|
D | sdhci-sprd.txt | 40 - sprd,phy-delay-mmc-hs400: Delay value for MMC HS400 timing. 41 - sprd,phy-delay-mmc-hs400es: Delay value for MMC HS400 enhanced strobe timing.
|
D | mmc-controller.yaml | 206 mmc-hs400-1_2v: 209 eMMC HS400 mode (1.2V I/O) is supported. 211 mmc-hs400-1_8v: 214 eMMC HS400 mode (1.8V I/O) is supported. 216 mmc-hs400-enhanced-strobe: 219 eMMC HS400 enhanced strobe mode is supported
|
D | sdhci-am654.yaml | 111 ti,otap-del-sel-hs400: 112 description: Output tap delay for eMMC HS400 timing 174 description: strobe select delay for HS400 speed mode. 213 ti,otap-del-sel-hs400 = <0x0>;
|
D | brcm,sdhci-brcmstb.txt | 39 mmc-hs400-1_8v; 40 mmc-hs400-enhanced-strobe;
|
/linux-5.10/drivers/mmc/host/ |
D | sdhci-acpi.c | 569 * The initialization sequence for HS400 is: 570 * HS->HS200->Perform Tuning->HS->HS400 573 * HS400->DDR52->HS->HS200->Perform Tuning->HS->HS400 575 * The AMD eMMC Controller can only use the tuned clock while in HS200 and HS400 578 * HS400, we can re-enable the tuned clock. 603 /* DLL is only required for HS400 */ in amd_set_ios() 673 * b) The HS200 and HS400 driver strengths don't match. in sdhci_acpi_emmc_amd_probe_slot() 675 * A, but the (internal) HS400 preset register has a driver in sdhci_acpi_emmc_amd_probe_slot() 676 * strength of B. As part of initializing HS400, HS200 tuning in sdhci_acpi_emmc_amd_probe_slot() 683 * HS400 preset driver strengths match. in sdhci_acpi_emmc_amd_probe_slot() [all …]
|
D | renesas_sdhi.h | 17 u32 tap; /* sampling clock position for SDR104/HS400 (8 TAP) */ 18 u32 tap_hs400_4tap; /* sampling clock position for HS400 (4 TAP) */
|
D | sdhci-xenon-phy.c | 318 * and before HS400 data strobe setting. 436 /* Set HS400 Data Strobe and Enhanced Strobe */ 449 dev_dbg(mmc_dev(host->mmc), "starts HS400 strobe delay adjustment\n"); in xenon_emmc_phy_strobe_delay_adj() 459 * 1. card is in HS400 mode and in xenon_emmc_phy_strobe_delay_adj() 638 /* Hardware team recommend a value for HS400 */ in xenon_emmc_phy_set() 732 * HS400 set Data Strobe and Enhanced Strobe if it is supported.
|
D | dw_mmc-exynos.c | 239 * related to HS400 in dw_mci_exynos_config_hs400() 244 "cannot configure HS400, unsupported chipset\n"); in dw_mci_exynos_config_hs400() 331 /* Configure setting for HS400 */ in dw_mci_exynos_set_ios() 380 "samsung,dw-mshc-hs400-timing", timing, 2); in dw_mci_exynos_parse_dt()
|
D | sdhci-xenon.c | 187 * Xenon defines different values for HS200 and HS400 278 * HS400/HS200/eMMC HS doesn't have Preset Value register. in xenon_set_ios() 279 * However, sdhci_set_ios will read HS400/HS200 Preset register. in xenon_set_ios() 280 * Disable Preset Value register for HS400/HS200. in xenon_set_ios()
|
D | sdhci-msm.c | 465 * HS400/HS200 timing mode). 815 * Select HS400 mode using the HC_SELECT_IN from VENDOR SPEC in msm_hc_select_hs400() 854 * eMMC specific HS200/HS400 doesn't have their respective modes 858 * HS400 - This involves multiple configurations 860 * Then when switching to DDR @ 400MHz (HS400) we use 866 * HS400 - divided clock (free running MCLK/2) 892 * Retuning in HS400 (DDR mode) will fail, just reset the in sdhci_msm_cdclp533_calibration() 1072 * Retuning in HS400 (DDR mode) will fail, just reset the in sdhci_msm_hs400_dll_calibration() 1107 * Tuning is required for SDR104, HS200 and HS400 cards and in sdhci_msm_is_tuning_needed() 1186 * HS400 settings. in sdhci_msm_execute_tuning() [all …]
|
/linux-5.10/arch/arm64/boot/dts/rockchip/ |
D | rk3399-nanopc-t4.dts | 112 mmc-hs400-1_8v; 113 mmc-hs400-enhanced-strobe;
|
/linux-5.10/include/linux/mmc/ |
D | host.h | 148 /* Prepare HS400 target operating frequency depending host driver */ 151 /* Prepare switch to DDR during the HS400 init sequence */ 154 /* Prepare for switching from HS400 to HS200 */ 157 /* Complete selection of HS400 */ 364 #define MMC_CAP2_HS400_1_8V (1 << 15) /* Can support HS400 1.8V */ 365 #define MMC_CAP2_HS400_1_2V (1 << 16) /* Can support HS400 1.2V */
|
/linux-5.10/arch/arm64/boot/dts/sprd/ |
D | whale2.dtsi | 146 sprd,phy-delay-mmc-hs400 = <0x44 0x7f 0x2e 0x2e>; 156 mmc-hs400-enhanced-strobe; 157 mmc-hs400-1_8v;
|
/linux-5.10/arch/arm64/boot/dts/renesas/ |
D | r8a774e1-hihope-rzg2h.dts | 40 mmc-hs400-1_8v;
|
D | r8a774b1-hihope-rzg2n.dts | 40 mmc-hs400-1_8v;
|
D | r8a774b1-hihope-rzg2n-rev2.dts | 40 mmc-hs400-1_8v;
|
/linux-5.10/arch/arm64/boot/dts/marvell/ |
D | armada-3720-espressobin-emmc.dts | 29 mmc-hs400-1_8v;
|
D | armada-3720-espressobin-v7-emmc.dts | 52 mmc-hs400-1_8v;
|
/linux-5.10/drivers/mmc/core/ |
D | debugfs.c | 151 "mmc HS400 enhanced strobe" : "mmc HS400"; in mmc_ios_show()
|
D | mmc.c | 1153 * HS400 mode requires 8-bit bus width in mmc_select_hs400() 1195 pr_err("%s: switch to bus width for hs400 failed, err:%d\n", in mmc_select_hs400() 1200 /* Switch card to HS400 */ in mmc_select_hs400() 1208 pr_err("%s: switch to hs400 failed, err:%d\n", in mmc_select_hs400() 1213 /* Set host controller to HS400 timing and frequency */ in mmc_select_hs400() 1248 /* Switch HS400 to HS DDR */ in mmc_hs400_to_hs200() 1300 /* Prepare tuning for HS400 mode. */ in mmc_hs400_to_hs200() 1395 /* Switch card to HS400 */ in mmc_select_hs400es() 1408 /* Set host controller to HS400 timing and frequency */ in mmc_select_hs400es() 1529 * conditions for HS200 and HS400, which sends CMD21 to the device. [all …]
|
/linux-5.10/arch/arm64/boot/dts/mediatek/ |
D | mt8183-evb.dts | 96 mmc-hs400-1_8v; 100 hs400-ds-delay = <0x12814>;
|