Searched +full:0 +full:x8000 (Results 1 – 25 of 1029) sorted by relevance
12345678910>>...42
/linux-5.10/arch/arm64/boot/dts/ti/ |
D | k3-am654.dtsi | 13 #size-cells = <0>; 36 cpu0: cpu@0 { 38 reg = <0x000>; 41 i-cache-size = <0x8000>; 44 d-cache-size = <0x8000>; 52 reg = <0x001>; 55 i-cache-size = <0x8000>; 58 d-cache-size = <0x8000>; 66 reg = <0x100>; 69 i-cache-size = <0x8000>; [all …]
|
/linux-5.10/drivers/net/dsa/mv88e6xxx/ |
D | global2.h | 16 /* Offset 0x00: Interrupt Source Register */ 17 #define MV88E6XXX_G2_INT_SRC 0x00 18 #define MV88E6XXX_G2_INT_SRC_WDOG 0x8000 19 #define MV88E6XXX_G2_INT_SRC_JAM_LIMIT 0x4000 20 #define MV88E6XXX_G2_INT_SRC_DUPLEX_MISMATCH 0x2000 21 #define MV88E6XXX_G2_INT_SRC_WAKE_EVENT 0x1000 22 #define MV88E6352_G2_INT_SRC_SERDES 0x0800 23 #define MV88E6352_G2_INT_SRC_PHY 0x001f 24 #define MV88E6390_G2_INT_SRC_PHY 0x07fe 28 /* Offset 0x01: Interrupt Mask Register */ [all …]
|
D | port.h | 16 /* Offset 0x00: Port Status Register */ 17 #define MV88E6XXX_PORT_STS 0x00 18 #define MV88E6XXX_PORT_STS_PAUSE_EN 0x8000 19 #define MV88E6XXX_PORT_STS_MY_PAUSE 0x4000 20 #define MV88E6XXX_PORT_STS_HD_FLOW 0x2000 21 #define MV88E6XXX_PORT_STS_PHY_DETECT 0x1000 22 #define MV88E6250_PORT_STS_LINK 0x1000 23 #define MV88E6250_PORT_STS_PORTMODE_MASK 0x0f00 24 #define MV88E6250_PORT_STS_PORTMODE_PHY_10_HALF 0x0800 25 #define MV88E6250_PORT_STS_PORTMODE_PHY_100_HALF 0x0900 [all …]
|
D | global1.h | 16 /* Offset 0x00: Switch Global Status Register */ 17 #define MV88E6XXX_G1_STS 0x00 18 #define MV88E6352_G1_STS_PPU_STATE 0x8000 19 #define MV88E6185_G1_STS_PPU_STATE_MASK 0xc000 20 #define MV88E6185_G1_STS_PPU_STATE_DISABLED_RST 0x0000 21 #define MV88E6185_G1_STS_PPU_STATE_INITIALIZING 0x4000 22 #define MV88E6185_G1_STS_PPU_STATE_DISABLED 0x8000 23 #define MV88E6185_G1_STS_PPU_STATE_POLLING 0xc000 24 #define MV88E6XXX_G1_STS_INIT_READY 0x0800 33 #define MV88E6XXX_G1_STS_IRQ_EEPROM_DONE 0 [all …]
|
/linux-5.10/drivers/misc/habanalabs/include/gaudi/asic_reg/ |
D | gaudi_blocks.h | 16 #define mmNIC0_PHY0_BASE 0x0ull 17 #define NIC0_PHY0_MAX_OFFSET 0x9F13 18 #define mmMME0_ACC_BASE 0x7FFC020000ull 19 #define MME0_ACC_MAX_OFFSET 0x5C00 20 #define MME0_ACC_SECTION 0x20000 21 #define mmMME0_SBAB_BASE 0x7FFC040000ull 22 #define MME0_SBAB_MAX_OFFSET 0x5800 23 #define MME0_SBAB_SECTION 0x1000 24 #define mmMME0_PRTN_BASE 0x7FFC041000ull 25 #define MME0_PRTN_MAX_OFFSET 0x5000 [all …]
|
/linux-5.10/arch/arm64/boot/dts/amazon/ |
D | alpine-v3.dtsi | 21 #size-cells = <0>; 23 cpu@0 { 26 reg = <0x0>; 28 d-cache-size = <0x8000>; 31 i-cache-size = <0xc000>; 40 reg = <0x1>; 42 d-cache-size = <0x8000>; 45 i-cache-size = <0xc000>; 54 reg = <0x2>; 56 d-cache-size = <0x8000>; [all …]
|
/linux-5.10/drivers/net/ethernet/amd/ |
D | am79c961a.h | 9 /* use 0 for production, 1 for verification, >2 for debug. debug flags: */ 15 #define NET_DEBUG 0 18 #define NET_UID 0 19 #define NET_RDP 0x10 20 #define NET_RAP 0x12 21 #define NET_RESET 0x14 22 #define NET_IDP 0x16 27 #define CSR0 0 28 #define CSR0_INIT 0x0001 29 #define CSR0_STRT 0x0002 [all …]
|
/linux-5.10/Documentation/devicetree/bindings/pci/ |
D | pci-msi.txt | 13 * Bits [2:0] are the Function number. 67 reg = <0xa 0x1>; 74 reg = <0xf 0x1>; 82 msi-map = <0x0 &msi_a 0x0 0x10000>, 95 reg = <0xa 0x1>; 102 reg = <0xf 0x1>; 110 msi-map = <0x0 &msi_a 0x0 0x100>, 111 msi-map-mask = <0xff> 124 reg = <0xa 0x1>; 131 reg = <0xf 0x1>; [all …]
|
D | pci-iommu.txt | 13 * Bits [2:0] are the Function number. 56 reg = <0xa 0x1>; 62 reg = <0xf 0x1>; 70 iommu-map = <0x0 &iommu 0x0 0x10000>; 83 reg = <0xa 0x1>; 89 reg = <0xf 0x1>; 97 iommu-map = <0x0 &iommu 0x0 0x10000>; 98 iommu-map-mask = <0xfff8>; 111 reg = <0xa 0x1>; 117 reg = <0xf 0x1>; [all …]
|
/linux-5.10/include/linux/mfd/wm8350/ |
D | core.h | 27 #define WM8350_RESET_ID 0x00 28 #define WM8350_ID 0x01 29 #define WM8350_REVISION 0x02 30 #define WM8350_SYSTEM_CONTROL_1 0x03 31 #define WM8350_SYSTEM_CONTROL_2 0x04 32 #define WM8350_SYSTEM_HIBERNATE 0x05 33 #define WM8350_INTERFACE_CONTROL 0x06 34 #define WM8350_POWER_MGMT_1 0x08 35 #define WM8350_POWER_MGMT_2 0x09 36 #define WM8350_POWER_MGMT_3 0x0A [all …]
|
/linux-5.10/include/linux/mfd/wm831x/ |
D | pmu.h | 14 * R16387 (0x4003) - Power State 16 #define WM831X_CHIP_ON 0x8000 /* CHIP_ON */ 17 #define WM831X_CHIP_ON_MASK 0x8000 /* CHIP_ON */ 20 #define WM831X_CHIP_SLP 0x4000 /* CHIP_SLP */ 21 #define WM831X_CHIP_SLP_MASK 0x4000 /* CHIP_SLP */ 24 #define WM831X_REF_LP 0x1000 /* REF_LP */ 25 #define WM831X_REF_LP_MASK 0x1000 /* REF_LP */ 28 #define WM831X_PWRSTATE_DLY_MASK 0x0C00 /* PWRSTATE_DLY - [11:10] */ 31 #define WM831X_SWRST_DLY 0x0200 /* SWRST_DLY */ 32 #define WM831X_SWRST_DLY_MASK 0x0200 /* SWRST_DLY */ [all …]
|
/linux-5.10/arch/arm64/boot/dts/arm/ |
D | juno.dts | 36 #size-cells = <0>; 67 CPU_SLEEP_0: cpu-sleep-0 { 69 arm,psci-suspend-param = <0x0010000>; 76 CLUSTER_SLEEP_0: cluster-sleep-0 { 78 arm,psci-suspend-param = <0x1010000>; 86 A57_0: cpu@0 { 88 reg = <0x0 0x0>; 91 i-cache-size = <0xc000>; 94 d-cache-size = <0x8000>; 98 clocks = <&scpi_dvfs 0>; [all …]
|
D | juno-r1.dts | 37 #size-cells = <0>; 68 CPU_SLEEP_0: cpu-sleep-0 { 70 arm,psci-suspend-param = <0x0010000>; 77 CLUSTER_SLEEP_0: cluster-sleep-0 { 79 arm,psci-suspend-param = <0x1010000>; 87 A57_0: cpu@0 { 89 reg = <0x0 0x0>; 92 i-cache-size = <0xc000>; 95 d-cache-size = <0x8000>; 99 clocks = <&scpi_dvfs 0>; [all …]
|
D | juno-r2.dts | 37 #size-cells = <0>; 68 CPU_SLEEP_0: cpu-sleep-0 { 70 arm,psci-suspend-param = <0x0010000>; 77 CLUSTER_SLEEP_0: cluster-sleep-0 { 79 arm,psci-suspend-param = <0x1010000>; 87 A72_0: cpu@0 { 89 reg = <0x0 0x0>; 92 i-cache-size = <0xc000>; 95 d-cache-size = <0x8000>; 99 clocks = <&scpi_dvfs 0>; [all …]
|
/linux-5.10/drivers/pcmcia/ |
D | tcic.h | 33 #define TCIC_BASE 0x240 36 #define TCIC_DATA 0x00 37 #define TCIC_ADDR 0x02 38 #define TCIC_SCTRL 0x06 39 #define TCIC_SSTAT 0x07 40 #define TCIC_MODE 0x08 41 #define TCIC_PWR 0x09 42 #define TCIC_EDC 0x0A 43 #define TCIC_ICSR 0x0C 44 #define TCIC_IENA 0x0D [all …]
|
/linux-5.10/arch/mips/include/asm/mach-db1x00/ |
D | bcsr.h | 23 #define DB1000_BCSR_PHYS_ADDR 0x0E000000 24 #define DB1000_BCSR_HEXLED_OFS 0x01000000 26 #define DB1550_BCSR_PHYS_ADDR 0x0F000000 27 #define DB1550_BCSR_HEXLED_OFS 0x00400000 29 #define PB1550_BCSR_PHYS_ADDR 0x0F000000 30 #define PB1550_BCSR_HEXLED_OFS 0x00800000 32 #define DB1200_BCSR_PHYS_ADDR 0x19800000 33 #define DB1200_BCSR_HEXLED_OFS 0x00400000 35 #define PB1200_BCSR_PHYS_ADDR 0x0D800000 36 #define PB1200_BCSR_HEXLED_OFS 0x00400000 [all …]
|
/linux-5.10/drivers/mfd/ |
D | wm97xx-core.c | 23 #define WM9705_VENDOR_ID 0x574d4c05 24 #define WM9712_VENDOR_ID 0x574d4c12 25 #define WM9713_VENDOR_ID 0x574d4c13 26 #define WM97xx_VENDOR_ID_MASK 0xffffffff 42 case AC97_GPIO_CFG ... 0x5c: in wm97xx_readable_reg() 44 case 0x74 ... AC97_VENDOR_ID2: in wm97xx_readable_reg() 63 { 0x02, 0x8000 }, 64 { 0x04, 0x8000 }, 65 { 0x06, 0x8000 }, 66 { 0x0a, 0x8000 }, [all …]
|
/linux-5.10/drivers/net/ethernet/cirrus/ |
D | cs89x0.h | 18 #define PP_ChipID 0x0000 /* offset 0h -> Corp -ID */ 22 #define PP_ISAIOB 0x0020 /* IO base address */ 23 #define PP_CS8900_ISAINT 0x0022 /* ISA interrupt select */ 24 #define PP_CS8920_ISAINT 0x0370 /* ISA interrupt select */ 25 #define PP_CS8900_ISADMA 0x0024 /* ISA Rec DMA channel */ 26 #define PP_CS8920_ISADMA 0x0374 /* ISA Rec DMA channel */ 27 #define PP_ISASOF 0x0026 /* ISA DMA offset */ 28 #define PP_DmaFrameCnt 0x0028 /* ISA DMA Frame count */ 29 #define PP_DmaByteCnt 0x002A /* ISA DMA Byte count */ 30 #define PP_CS8900_ISAMemB 0x002C /* Memory base */ [all …]
|
/linux-5.10/include/linux/mfd/ |
D | wm8400-private.h | 16 #define WM8400_REGISTER_COUNT 0x55 28 #define WM8400_RESET_ID 0x00 29 #define WM8400_ID 0x01 30 #define WM8400_POWER_MANAGEMENT_1 0x02 31 #define WM8400_POWER_MANAGEMENT_2 0x03 32 #define WM8400_POWER_MANAGEMENT_3 0x04 33 #define WM8400_AUDIO_INTERFACE_1 0x05 34 #define WM8400_AUDIO_INTERFACE_2 0x06 35 #define WM8400_CLOCKING_1 0x07 36 #define WM8400_CLOCKING_2 0x08 [all …]
|
D | lochnagar2_regs.h | 15 #define LOCHNAGAR2_CDC_AIF1_CTRL 0x000D 16 #define LOCHNAGAR2_CDC_AIF2_CTRL 0x000E 17 #define LOCHNAGAR2_CDC_AIF3_CTRL 0x000F 18 #define LOCHNAGAR2_DSP_AIF1_CTRL 0x0010 19 #define LOCHNAGAR2_DSP_AIF2_CTRL 0x0011 20 #define LOCHNAGAR2_PSIA1_CTRL 0x0012 21 #define LOCHNAGAR2_PSIA2_CTRL 0x0013 22 #define LOCHNAGAR2_GF_AIF3_CTRL 0x0014 23 #define LOCHNAGAR2_GF_AIF4_CTRL 0x0015 24 #define LOCHNAGAR2_GF_AIF1_CTRL 0x0016 [all …]
|
/linux-5.10/drivers/gpu/drm/amd/include/asic_reg/gmc/ |
D | gmc_7_0_sh_mask.h | 27 #define MC_CONFIG__MCDW_WR_ENABLE_MASK 0x1 28 #define MC_CONFIG__MCDW_WR_ENABLE__SHIFT 0x0 29 #define MC_CONFIG__MCDX_WR_ENABLE_MASK 0x2 30 #define MC_CONFIG__MCDX_WR_ENABLE__SHIFT 0x1 31 #define MC_CONFIG__MCDY_WR_ENABLE_MASK 0x4 32 #define MC_CONFIG__MCDY_WR_ENABLE__SHIFT 0x2 33 #define MC_CONFIG__MCDZ_WR_ENABLE_MASK 0x8 34 #define MC_CONFIG__MCDZ_WR_ENABLE__SHIFT 0x3 35 #define MC_CONFIG__MC_RD_ENABLE_MASK 0x30 36 #define MC_CONFIG__MC_RD_ENABLE__SHIFT 0x4 [all …]
|
D | gmc_8_2_sh_mask.h | 27 #define MC_CONFIG__MCDW_WR_ENABLE_MASK 0x1 28 #define MC_CONFIG__MCDW_WR_ENABLE__SHIFT 0x0 29 #define MC_CONFIG__MCDX_WR_ENABLE_MASK 0x2 30 #define MC_CONFIG__MCDX_WR_ENABLE__SHIFT 0x1 31 #define MC_CONFIG__MCDY_WR_ENABLE_MASK 0x4 32 #define MC_CONFIG__MCDY_WR_ENABLE__SHIFT 0x2 33 #define MC_CONFIG__MCDZ_WR_ENABLE_MASK 0x8 34 #define MC_CONFIG__MCDZ_WR_ENABLE__SHIFT 0x3 35 #define MC_CONFIG__MCDS_WR_ENABLE_MASK 0x10 36 #define MC_CONFIG__MCDS_WR_ENABLE__SHIFT 0x4 [all …]
|
/linux-5.10/include/net/ |
D | ieee80211_radiotap.h | 28 * @it_version: radiotap version, always 0 48 /* version is always 0 */ 49 #define PKTHDR_RADIOTAP_VERSION 0 53 IEEE80211_RADIOTAP_TSFT = 0, 89 IEEE80211_RADIOTAP_F_CFP = 0x01, 90 IEEE80211_RADIOTAP_F_SHORTPRE = 0x02, 91 IEEE80211_RADIOTAP_F_WEP = 0x04, 92 IEEE80211_RADIOTAP_F_FRAG = 0x08, 93 IEEE80211_RADIOTAP_F_FCS = 0x10, 94 IEEE80211_RADIOTAP_F_DATAPAD = 0x20, [all …]
|
/linux-5.10/include/uapi/linux/ |
D | mii.h | 16 #define MII_BMCR 0x00 /* Basic mode control register */ 17 #define MII_BMSR 0x01 /* Basic mode status register */ 18 #define MII_PHYSID1 0x02 /* PHYS ID 1 */ 19 #define MII_PHYSID2 0x03 /* PHYS ID 2 */ 20 #define MII_ADVERTISE 0x04 /* Advertisement control reg */ 21 #define MII_LPA 0x05 /* Link partner ability reg */ 22 #define MII_EXPANSION 0x06 /* Expansion register */ 23 #define MII_CTRL1000 0x09 /* 1000BASE-T control */ 24 #define MII_STAT1000 0x0a /* 1000BASE-T status */ 25 #define MII_MMD_CTRL 0x0d /* MMD Access Control Register */ [all …]
|
/linux-5.10/drivers/char/ |
D | nwflash.c | 50 #define KFLASH_ID 0x89A6 //Intel flash 51 #define KFLASH_ID4 0xB0D4 //Intel flash 4Meg 69 c2 = inb(0x80); in get_flash_id() 70 *(volatile unsigned char *) (FLASH_BASE + 0x8000) = 0x90; in get_flash_id() 73 c2 = inb(0x80); in get_flash_id() 78 if (c1 == 0xB0) in get_flash_id() 88 *(volatile unsigned char *) (FLASH_BASE + 0x8000) = 0xFF; in get_flash_id() 101 gbWriteBase64Enable = 0; in flash_ioctl() 102 gbWriteEnable = 0; in flash_ioctl() 114 gbWriteBase64Enable = 0; in flash_ioctl() [all …]
|
12345678910>>...42