Searched +full:0 +full:x6000000 (Results 1 – 25 of 30) sorted by relevance
12
/linux-5.10/arch/arm/mach-s3c/ |
D | vr1000.h | 14 #define VR1000_CPLD_CTRL2_RAMWEN (0x04) /* SRAM Write Enable */ 28 #define VR1000_IOADDR(x) (S3C2410_ADDR((x) + 0x01300000)) 32 #define VR1000_VA_CTRL1 VR1000_IOADDR(0x00000000) /* 0x01300000 */ 33 #define VR1000_PA_CTRL1 (S3C2410_CS5 | 0x7800000) 35 #define VR1000_VA_CTRL2 VR1000_IOADDR(0x00100000) /* 0x01400000 */ 36 #define VR1000_PA_CTRL2 (S3C2410_CS1 | 0x6000000) 38 #define VR1000_VA_CTRL3 VR1000_IOADDR(0x00200000) /* 0x01500000 */ 39 #define VR1000_PA_CTRL3 (S3C2410_CS1 | 0x6800000) 41 #define VR1000_VA_CTRL4 VR1000_IOADDR(0x00300000) /* 0x01600000 */ 42 #define VR1000_PA_CTRL4 (S3C2410_CS1 | 0x7000000) [all …]
|
D | bast.h | 16 #define BAST_CPLD_CTRL1_LRCOFF (0x00) 17 #define BAST_CPLD_CTRL1_LRCADC (0x01) 18 #define BAST_CPLD_CTRL1_LRCDAC (0x02) 19 #define BAST_CPLD_CTRL1_LRCARM (0x03) 20 #define BAST_CPLD_CTRL1_LRMASK (0x03) 24 #define BAST_CPLD_CTRL2_WNAND (0x04) 25 #define BAST_CPLD_CTLR2_IDERST (0x08) 29 #define BAST_CPLD_CTRL3_IDMASK (0x0e) 30 #define BAST_CPLD_CTRL3_ROMWEN (0x01) 34 #define BAST_CPLD_CTRL4_LLAT (0x01) [all …]
|
/linux-5.10/arch/xtensa/boot/dts/ |
D | xtfpga-flash-128m.dtsi | 8 reg = <0x00000000 0x08000000>; 11 partition@0x0 { 13 reg = <0x00000000 0x06000000>; 15 partition@0x6000000 { 17 reg = <0x06000000 0x00800000>; 19 partition@0x6800000 { 21 reg = <0x06800000 0x017e0000>; 23 partition@0x7fe0000 { 25 reg = <0x07fe0000 0x00020000>;
|
/linux-5.10/arch/arm/boot/dts/ |
D | openbmc-flash-layout-128.dtsi | 8 u-boot@0 { 9 reg = <0x0 0xe0000>; // 896KB 14 reg = <0xe0000 0x20000>; // 128KB 19 reg = <0x100000 0x900000>; // 9MB 24 reg = <0xa00000 0x5600000>; // 86MB 29 reg = <0x6000000 0x2000000>; // 32MB
|
D | armada-385-linksys-rango.dts | 20 wan_amber@0 { 22 reg = <0x0>; 27 reg = <0x1>; 32 reg = <0x5>; 37 reg = <0x6>; 42 reg = <0x7>; 47 reg = <0x8>; 52 reg = <0x9>; 89 partition@0 { 91 reg = <0x0000000 0x200000>; /* 2MiB */ [all …]
|
D | stih410.dtsi | 16 usb2_picophy1: phy2@0 { 18 reg = <0 0>; 19 #phy-cells = <0>; 20 st,syscfg = <&syscfg_core 0xf8 0xf4>; 28 usb2_picophy2: phy3@0 { 30 reg = <0 0>; 31 #phy-cells = <0>; 32 st,syscfg = <&syscfg_core 0xfc 0xf4>; 42 reg = <0x9a03c00 0x100>; 57 reg = <0x9a03e00 0x100>; [all …]
|
D | omap3-ldp.dts | 17 reg = <0x80000000 0x8000000>; /* 128 MB */ 21 cpu@0 { 29 pinctrl-0 = <&gpio_key_pins>; 97 ranges = <0 0 0x30000000 0x1000000>, /* CS0 space, 16MB */ 98 <1 0 0x08000000 0x1000000>; /* CS1 space, 16MB */ 100 nand@0,0 { 102 reg = <0 0 4>; /* CS0, offset 0, IO size 4 */ 104 interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */ 111 gpmc,sync-clk-ps = <0>; 112 gpmc,cs-on-ns = <0>; [all …]
|
D | sun5i.dtsi | 56 #size-cells = <0>; 58 cpu0: cpu@0 { 61 reg = <0x0>; 97 #clock-cells = <0>; 104 #clock-cells = <0>; 119 size = <0x6000000>; 120 alloc-ranges = <0x40000000 0x10000000>; 135 reg = <0x01c00000 0x30>; 140 sram_a: sram@0 { 142 reg = <0x00000000 0xc000>; [all …]
|
D | sun4i-a10.dtsi | 111 #size-cells = <0>; 112 cpu0: cpu@0 { 115 reg = <0x0>; 167 #clock-cells = <0>; 174 #clock-cells = <0>; 200 size = <0x6000000>; 201 alloc-ranges = <0x40000000 0x10000000>; 215 reg = <0x01c00000 0x30>; 220 sram_a: sram@0 { 222 reg = <0x00000000 0xc000>; [all …]
|
D | sun7i-a20.dtsi | 101 #size-cells = <0>; 103 cpu0: cpu@0 { 106 reg = <0>; 183 size = <0x6000000>; 184 alloc-ranges = <0x40000000 0x10000000>; 210 #clock-cells = <0>; 217 #clock-cells = <0>; 233 #clock-cells = <0>; 240 #clock-cells = <0>; 247 #clock-cells = <0>; [all …]
|
/linux-5.10/Documentation/devicetree/bindings/media/ |
D | st,st-hva.txt | 18 reg = <0x8c85000 0x400>, <0x6000000 0x40000>;
|
/linux-5.10/Documentation/devicetree/bindings/usb/ |
D | cdns,usb3.yaml | 85 reg = <0x00 0x6000000 0x00 0x10000>, 86 <0x00 0x6010000 0x00 0x10000>, 87 <0x00 0x6020000 0x00 0x10000>;
|
D | ti,j721e-usb.yaml | 38 If present, it restricts the controller to USB2.0 mode of 85 reg = <0x00 0x4104000 0x00 0x100>; 96 reg = <0x00 0x6000000 0x00 0x10000>, 97 <0x00 0x6010000 0x00 0x10000>, 98 <0x00 0x6020000 0x00 0x10000>; 100 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, /* irq.0 */ 102 <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; /* otgirq.0 */
|
/linux-5.10/arch/arm/mach-ux500/ |
D | db8500-regs.h | 10 #define U8500_ESRAM_BASE 0x40000000 11 #define U8500_ESRAM_BANK_SIZE 0x00020000 21 #define U8500_ESRAM_DMA_LCPA_OFFSET 0x10000 28 #define U8500_PER3_BASE 0x80000000 29 #define U8500_STM_BASE 0x80100000 30 #define U8500_STM_REG_BASE (U8500_STM_BASE + 0xF000) 31 #define U8500_PER2_BASE 0x80110000 32 #define U8500_PER1_BASE 0x80120000 33 #define U8500_B2R2_BASE 0x80130000 34 #define U8500_HSEM_BASE 0x80140000 [all …]
|
/linux-5.10/drivers/gpu/drm/amd/include/asic_reg/gca/ |
D | gfx_7_2_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_COLOR_CONTROL__DEGAMMA_ENABLE_MASK 0x8 36 #define CB_COLOR_CONTROL__DEGAMMA_ENABLE__SHIFT 0x3 [all …]
|
D | gfx_8_0_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x1 36 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0 [all …]
|
D | gfx_8_1_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x1 36 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0 [all …]
|
/linux-5.10/arch/powerpc/platforms/pasemi/ |
D | setup.c | 51 static int nmi_virq = 0; 61 out_le32(reset_reg, 0x6000000); in pas_restart() 68 void __iomem *pld_map = ioremap(0xf5000000,4096); in pas_shutdown() 70 out_8(pld_map+7,0x01); in pas_shutdown() 76 .start = 0x70, 77 .end = 0x71, 126 set_tb(timebase >> 32, timebase & 0xffffffff); in pas_take_timebase() 127 timebase = 0; in pas_take_timebase() 152 reset_reg = ioremap(0xfc101100, 4); in pas_setup_arch() 162 reg = 0; in pas_setup_mce_regs() [all …]
|
/linux-5.10/arch/sparc/include/asm/ |
D | pgtable_64.h | 26 /* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB). 27 * The page copy blockops can use 0x6000000 to 0x8000000. 28 * The 8K TSB is mapped in the 0x8000000 to 0x8400000 range. 29 * The 4M TSB is mapped in the 0x8400000 to 0x8800000 range. 30 * The PROM resides in an area spanning 0xf0000000 to 0x100000000. 31 * The vmalloc area spans 0x100000000 to 0x200000000. 33 * we place them right before the OBP area from 0x10000000 to 0xf0000000. 34 * There is a single static kernel PMD which maps from 0x0 to address 35 * 0x400000000. 37 #define TLBTEMP_BASE _AC(0x0000000006000000,UL) [all …]
|
/linux-5.10/arch/arm64/boot/dts/ti/ |
D | k3-j7200-main.dtsi | 11 reg = <0x00 0x70000000 0x00 0x100000>; 14 ranges = <0x00 0x00 0x70000000 0x100000>; 16 atf-sram@0 { 17 reg = <0x00 0x20000>; 23 reg = <0x00 0x00100000 0x00 0x1c000>; 26 ranges = <0x00 0x00 0x00100000 0x1c000>; 31 mux-reg-masks = <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */ 32 <0x4088 0x3>, <0x408c 0x3>; /* SERDES0 lane2/3 select */ 38 mux-reg-masks = <0x4000 0x8000000>; /* USB0 to SERDES0 lane 1/3 mux */ 49 reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */ [all …]
|
D | k3-j721e-main.dtsi | 14 reg = <0x0 0x70000000 0x0 0x800000>; 17 ranges = <0x0 0x0 0x70000000 0x800000>; 19 atf-sram@0 { 20 reg = <0x0 0x20000>; 26 reg = <0 0x00100000 0 0x1c000>; /* excludes pinctrl region */ 29 ranges = <0x0 0x0 0x00100000 0x1c000>; 33 reg = <0x00004070 0x4>; 36 ranges = <0x4070 0x4070 0x4>; 41 reg = <0x00004074 0x4>; 44 ranges = <0x4074 0x4074 0x4>; [all …]
|
/linux-5.10/drivers/gpu/drm/amd/include/asic_reg/bif/ |
D | bif_5_1_sh_mask.h | 27 #define MM_INDEX__MM_OFFSET_MASK 0x7fffffff 28 #define MM_INDEX__MM_OFFSET__SHIFT 0x0 29 #define MM_INDEX__MM_APER_MASK 0x80000000 30 #define MM_INDEX__MM_APER__SHIFT 0x1f 31 #define MM_INDEX_HI__MM_OFFSET_HI_MASK 0xffffffff 32 #define MM_INDEX_HI__MM_OFFSET_HI__SHIFT 0x0 33 #define MM_DATA__MM_DATA_MASK 0xffffffff 34 #define MM_DATA__MM_DATA__SHIFT 0x0 35 #define BIF_MM_INDACCESS_CNTL__MM_INDACCESS_DIS_MASK 0x2 36 #define BIF_MM_INDACCESS_CNTL__MM_INDACCESS_DIS__SHIFT 0x1 [all …]
|
D | bif_5_1_d.h | 27 #define mmMM_INDEX 0x0 28 #define mmMM_INDEX_HI 0x6 29 #define mmMM_DATA 0x1 30 #define mmBIF_MM_INDACCESS_CNTL 0x1500 31 #define mmBUS_CNTL 0x1508 32 #define mmCONFIG_CNTL 0x1509 33 #define mmCONFIG_MEMSIZE 0x150a 34 #define mmCONFIG_F0_BASE 0x150b 35 #define mmCONFIG_APER_SIZE 0x150c 36 #define mmCONFIG_REG_APER_SIZE 0x150d [all …]
|
D | bif_5_0_sh_mask.h | 27 #define MM_INDEX__MM_OFFSET_MASK 0x7fffffff 28 #define MM_INDEX__MM_OFFSET__SHIFT 0x0 29 #define MM_INDEX__MM_APER_MASK 0x80000000 30 #define MM_INDEX__MM_APER__SHIFT 0x1f 31 #define MM_INDEX_HI__MM_OFFSET_HI_MASK 0xffffffff 32 #define MM_INDEX_HI__MM_OFFSET_HI__SHIFT 0x0 33 #define MM_DATA__MM_DATA_MASK 0xffffffff 34 #define MM_DATA__MM_DATA__SHIFT 0x0 35 #define CC_BIF_BX_FUSESTRAP0__STRAP_BIF_PX_CAPABLE_MASK 0x2 36 #define CC_BIF_BX_FUSESTRAP0__STRAP_BIF_PX_CAPABLE__SHIFT 0x1 [all …]
|
/linux-5.10/drivers/net/ethernet/qlogic/netxen/ |
D | netxen_nic.h | 37 #define _NETXEN_NIC_LINUX_MINOR 0 42 #define _major(v) (((v) >> 24) & 0xff) 43 #define _minor(v) (((v) >> 16) & 0xff) 44 #define _build(v) ((v) & 0xffff) 47 * 7:0 - major 52 NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16)) 72 #define NETXEN_RCV_PRODUCER_OFFSET 0 75 #define FLASH_SUCCESS 0 78 ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0 96 #define NX_P2_C0 0x24 [all …]
|
12