Searched +full:0 +full:x40000f20 (Results 1 – 15 of 15) sorted by relevance
/linux-6.8/Documentation/devicetree/bindings/pci/ |
D | qcom,pcie-ep.yaml | 187 reg = <0x01c00000 0x3000>, 188 <0x40000000 0xf1d>, 189 <0x40000f20 0xc8>, 190 <0x40001000 0x1000>, 191 <0x40002000 0x1000>, 192 <0x01c03000 0x3000>; 206 qcom,perst-regs = <&tcsr 0xb258 0xb270>;
|
/linux-6.8/arch/arm64/boot/dts/qcom/ |
D | sa8540p.dtsi | 181 linux,pci-domain = <0>; 198 reg = <0x0 0x01c10000 0x0 0x3000>, 199 <0x0 0x40000000 0x0 0xf1d>, 200 <0x0 0x40000f20 0x0 0xa8>, 201 <0x0 0x40001000 0x0 0x1000>, 202 <0x0 0x40100000 0x0 0x100000>; 205 ranges = <0x01000000 0x0 0x40200000 0x0 0x40200000 0x0 0x100000>, 206 <0x02000000 0x0 0x40300000 0x0 0x40300000 0x0 0x1d00000>; 213 interrupt-map = <0 0 0 1 &intc 0 0 GIC_SPI 541 IRQ_TYPE_LEVEL_HIGH>, 214 <0 0 0 2 &intc 0 0 GIC_SPI 542 IRQ_TYPE_LEVEL_HIGH>, [all …]
|
D | sa8775p.dtsi | 25 #clock-cells = <0>; 30 #clock-cells = <0>; 36 #size-cells = <0>; 38 CPU0: cpu@0 { 41 reg = <0x0 0x0>; 43 qcom,freq-domain = <&cpufreq_hw 0>; 61 reg = <0x0 0x100>; 63 qcom,freq-domain = <&cpufreq_hw 0>; 76 reg = <0x0 0x200>; 78 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sc8180x.dtsi | 28 #clock-cells = <0>; 34 #clock-cells = <0>; 42 #size-cells = <0>; 44 CPU0: cpu@0 { 47 reg = <0x0 0x0>; 51 qcom,freq-domain = <&cpufreq_hw 0>; 58 clocks = <&cpufreq_hw 0>; 76 reg = <0x0 0x100>; 80 qcom,freq-domain = <&cpufreq_hw 0>; 87 clocks = <&cpufreq_hw 0>; [all …]
|
D | sm8350.dtsi | 37 #clock-cells = <0>; 45 #clock-cells = <0>; 51 #size-cells = <0>; 53 CPU0: cpu@0 { 56 reg = <0x0 0x0>; 57 clocks = <&cpufreq_hw 0>; 60 qcom,freq-domain = <&cpufreq_hw 0>; 80 reg = <0x0 0x100>; 81 clocks = <&cpufreq_hw 0>; 84 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm8150.dtsi | 32 #clock-cells = <0>; 39 #clock-cells = <0>; 47 #size-cells = <0>; 49 CPU0: cpu@0 { 52 reg = <0x0 0x0>; 53 clocks = <&cpufreq_hw 0>; 58 qcom,freq-domain = <&cpufreq_hw 0>; 60 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 81 reg = <0x0 0x100>; 82 clocks = <&cpufreq_hw 0>; [all …]
|
D | sm8450.dtsi | 39 #clock-cells = <0>; 45 #clock-cells = <0>; 52 #size-cells = <0>; 54 CPU0: cpu@0 { 57 reg = <0x0 0x0>; 62 qcom,freq-domain = <&cpufreq_hw 0>; 64 clocks = <&cpufreq_hw 0>; 81 reg = <0x0 0x100>; 86 qcom,freq-domain = <&cpufreq_hw 0>; 88 clocks = <&cpufreq_hw 0>; [all …]
|
D | sm8650.dtsi | 38 #clock-cells = <0>; 43 #clock-cells = <0>; 48 #clock-cells = <0>; 57 #clock-cells = <0>; 66 #clock-cells = <0>; 72 #size-cells = <0>; 74 CPU0: cpu@0 { 77 reg = <0 0>; 79 clocks = <&cpufreq_hw 0>; 89 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm8550.dtsi | 38 #clock-cells = <0>; 43 #clock-cells = <0>; 47 #clock-cells = <0>; 55 #clock-cells = <0>; 64 #clock-cells = <0>; 70 #size-cells = <0>; 72 CPU0: cpu@0 { 75 reg = <0 0>; 76 clocks = <&cpufreq_hw 0>; 81 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sdm845.dtsi | 77 #clock-cells = <0>; 84 #clock-cells = <0>; 91 #size-cells = <0>; 93 CPU0: cpu@0 { 96 reg = <0x0 0x0>; 97 clocks = <&cpufreq_hw 0>; 101 qcom,freq-domain = <&cpufreq_hw 0>; 125 reg = <0x0 0x100>; 126 clocks = <&cpufreq_hw 0>; 130 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm8250.dtsi | 82 #clock-cells = <0>; 90 #clock-cells = <0>; 96 #size-cells = <0>; 98 CPU0: cpu@0 { 101 reg = <0x0 0x0>; 102 clocks = <&cpufreq_hw 0>; 109 qcom,freq-domain = <&cpufreq_hw 0>; 111 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 117 cache-size = <0x20000>; 123 cache-size = <0x400000>; [all …]
|
D | sc7280.dtsi | 80 #clock-cells = <0>; 86 #clock-cells = <0>; 97 reg = <0x0 0x004cd000 0x0 0x1000>; 101 reg = <0x0 0x80000000 0x0 0x600000>; 106 reg = <0x0 0x80600000 0x0 0x200000>; 111 reg = <0x0 0x80800000 0x0 0x60000>; 116 reg = <0x0 0x80860000 0x0 0x20000>; 122 reg = <0x0 0x80884000 0x0 0x10000>; 127 reg = <0x0 0x808ff000 0x0 0x1000>; 132 reg = <0x0 0x80900000 0x0 0x200000>; [all …]
|
/linux-6.8/arch/arm/boot/dts/qcom/ |
D | qcom-sdx55.dtsi | 20 qcom,msm-id = <357 0x10000>, <368 0x10000>, <418 0x10000>; 25 reg = <0 0>; 31 #clock-cells = <0>; 38 #clock-cells = <0>; 44 #clock-cells = <0>; 51 #size-cells = <0>; 53 cpu0: cpu@0 { 56 reg = <0x0>; 108 reg = <0x8fc00000 0x80000>; 113 reg = <0x8fc80000 0x40000>; [all …]
|
D | qcom-sdx65.dtsi | 20 qcom,msm-id = <458 0x10000>, <483 0x10000>, <509 0x10000>; 25 reg = <0 0>; 33 #clock-cells = <0>; 40 #clock-cells = <0>; 46 #clock-cells = <0>; 52 #size-cells = <0>; 54 cpu0: cpu@0 { 57 reg = <0x0>; 115 reg = <0x8fcad000 0x40000>; 120 reg = <0x8fcfd000 0x1000>; [all …]
|
D | qcom-ipq4019.dtsi | 21 #address-cells = <0x1>; 22 #size-cells = <0x1>; 26 reg = <0x87e00000 0x080000>; 31 reg = <0x87e80000 0x180000>; 45 #size-cells = <0>; 46 cpu@0 { 53 reg = <0x0>; 55 clock-frequency = <0>; 67 reg = <0x1>; 69 clock-frequency = <0>; [all …]
|