Searched +full:0 +full:x2000 (Results 26 – 50 of 1068) sorted by relevance
12345678910>>...43
/linux-6.15/arch/arm64/boot/dts/arm/ |
D | foundation-v8-gicv2.dtsi | 13 reg = <0x0 0x2c001000 0 0x1000>, 14 <0x0 0x2c002000 0 0x2000>, 15 <0x0 0x2c004000 0 0x2000>, 16 <0x0 0x2c006000 0 0x2000>;
|
D | foundation-v8-gicv3.dtsi | 13 ranges = <0x0 0x0 0x2f000000 0x100000>; 15 reg = <0x0 0x2f000000 0x0 0x10000>, 16 <0x0 0x2f100000 0x0 0x200000>, 17 <0x0 0x2c000000 0x0 0x2000>, 18 <0x0 0x2c010000 0x0 0x2000>, 19 <0x0 0x2c02f000 0x0 0x2000>; 26 reg = <0x20000 0x20000>;
|
/linux-6.15/arch/arm64/boot/dts/broadcom/bcmbca/ |
D | bcm63146.dtsi | 18 #size-cells = <0>; 20 B53_0: cpu@0 { 23 reg = <0x0 0x0>; 31 reg = <0x0 0x1>; 61 #clock-cells = <0>; 67 #clock-cells = <0>; 75 #clock-cells = <0>; 89 ranges = <0x0 0x0 0x81000000 0x8000>; 95 reg = <0x1000 0x1000>, 96 <0x2000 0x2000>, [all …]
|
D | bcm6813.dtsi | 18 #size-cells = <0>; 20 B53_0: cpu@0 { 23 reg = <0x0 0x0>; 31 reg = <0x0 0x1>; 39 reg = <0x0 0x2>; 47 reg = <0x0 0x3>; 80 #clock-cells = <0>; 86 #clock-cells = <0>; 94 #clock-cells = <0>; 108 ranges = <0x0 0x0 0x81000000 0x8000>; [all …]
|
D | bcm4912.dtsi | 18 #size-cells = <0>; 20 B53_0: cpu@0 { 23 reg = <0x0 0x0>; 31 reg = <0x0 0x1>; 39 reg = <0x0 0x2>; 47 reg = <0x0 0x3>; 80 #clock-cells = <0>; 86 #clock-cells = <0>; 94 #clock-cells = <0>; 108 ranges = <0x0 0x0 0x81000000 0x8000>; [all …]
|
D | bcm63158.dtsi | 18 #size-cells = <0>; 20 B53_0: cpu@0 { 23 reg = <0x0 0x0>; 31 reg = <0x0 0x1>; 39 reg = <0x0 0x2>; 47 reg = <0x0 0x3>; 80 #clock-cells = <0>; 86 #clock-cells = <0>; 94 #clock-cells = <0>; 108 ranges = <0x0 0x0 0x81000000 0x8000>; [all …]
|
D | bcm6858.dtsi | 18 #size-cells = <0>; 20 B53_0: cpu@0 { 23 reg = <0x0 0x0>; 31 reg = <0x0 0x1>; 39 reg = <0x0 0x2>; 47 reg = <0x0 0x3>; 79 #clock-cells = <0>; 85 #clock-cells = <0>; 99 ranges = <0x0 0x0 0x81000000 0x8000>; 105 reg = <0x1000 0x1000>, /* GICD */ [all …]
|
/linux-6.15/arch/arm/boot/dts/broadcom/ |
D | bcm6878.dtsi | 18 #size-cells = <0>; 20 CA7_0: cpu@0 { 23 reg = <0x0>; 31 reg = <0x1>; 62 #clock-cells = <0>; 68 #clock-cells = <0>; 76 #clock-cells = <0>; 90 ranges = <0 0x81000000 0x8000>; 96 reg = <0x1000 0x1000>, 97 <0x2000 0x2000>, [all …]
|
D | bcm6855.dtsi | 18 #size-cells = <0>; 20 CA7_0: cpu@0 { 23 reg = <0x0>; 31 reg = <0x1>; 39 reg = <0x2>; 71 #clock-cells = <0>; 77 #clock-cells = <0>; 85 #clock-cells = <0>; 99 ranges = <0 0x81000000 0x8000>; 106 reg = <0x1000 0x1000>, [all …]
|
D | bcm63178.dtsi | 18 #size-cells = <0>; 20 CA7_0: cpu@0 { 23 reg = <0x0>; 31 reg = <0x1>; 39 reg = <0x2>; 72 #clock-cells = <0>; 78 #clock-cells = <0>; 86 #clock-cells = <0>; 100 ranges = <0 0x81000000 0x8000>; 107 reg = <0x1000 0x1000>, [all …]
|
D | bcm6756.dtsi | 18 #size-cells = <0>; 20 CA7_0: cpu@0 { 23 reg = <0x0>; 31 reg = <0x1>; 39 reg = <0x2>; 47 reg = <0x3>; 81 #clock-cells = <0>; 87 #clock-cells = <0>; 95 #clock-cells = <0>; 109 ranges = <0 0x81000000 0x8000>; [all …]
|
D | bcm47622.dtsi | 18 #size-cells = <0>; 20 CA7_0: cpu@0 { 23 reg = <0x0>; 31 reg = <0x1>; 39 reg = <0x2>; 47 reg = <0x3>; 81 #clock-cells = <0>; 87 #clock-cells = <0>; 95 #clock-cells = <0>; 109 ranges = <0 0x81000000 0x8000>; [all …]
|
/linux-6.15/Documentation/devicetree/bindings/pci/ |
D | mvebu-pci.txt | 23 0x82000000 0 r MBUS_ID(0xf0, 0x01) r 0 s 32 registers area. This range entry translates the '0x82000000 0 r' PCI 33 address into the 'MBUS_ID(0xf0, 0x01) r' CPU address, which is part 34 of the internal register window (as identified by MBUS_ID(0xf0, 35 0x01)). 39 0x8t000000 s 0 MBUS_ID(w, a) 0 1 0 79 value is 0. 99 bus-range = <0x00 0xff>; 103 <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000 /* Port 0.0 registers */ 104 0x82000000 0 0x42000 MBUS_ID(0xf0, 0x01) 0x42000 0 0x00002000 /* Port 2.0 registers */ [all …]
|
/linux-6.15/Documentation/devicetree/bindings/arm/omap/ |
D | ctrl.txt | 41 reg = <0x2000 0x2000>; 44 ranges = <0 0x2000 0x2000>; 49 reg = <0x30 0x230>; 51 #size-cells = <0>; 55 pinctrl-single,function-mask = <0xff1f>; 60 reg = <0x270 0x330>; 66 #size-cells = <0>; 76 #clock-cells = <0>; 80 reg = <0x02d8>;
|
/linux-6.15/drivers/net/dsa/mv88e6xxx/ |
D | global2.h | 16 /* Offset 0x00: Interrupt Source Register */ 17 #define MV88E6XXX_G2_INT_SRC 0x00 18 #define MV88E6XXX_G2_INT_SRC_WDOG 0x8000 19 #define MV88E6XXX_G2_INT_SRC_JAM_LIMIT 0x4000 20 #define MV88E6XXX_G2_INT_SRC_DUPLEX_MISMATCH 0x2000 21 #define MV88E6XXX_G2_INT_SRC_WAKE_EVENT 0x1000 22 #define MV88E6352_G2_INT_SRC_SERDES 0x0800 23 #define MV88E6352_G2_INT_SRC_PHY 0x001f 24 #define MV88E6390_G2_INT_SRC_PHY 0x07fe 28 /* Offset 0x01: Interrupt Mask Register */ [all …]
|
D | global1.h | 16 /* Offset 0x00: Switch Global Status Register */ 17 #define MV88E6XXX_G1_STS 0x00 18 #define MV88E6352_G1_STS_PPU_STATE 0x8000 19 #define MV88E6185_G1_STS_PPU_STATE_MASK 0xc000 20 #define MV88E6185_G1_STS_PPU_STATE_DISABLED_RST 0x0000 21 #define MV88E6185_G1_STS_PPU_STATE_INITIALIZING 0x4000 22 #define MV88E6185_G1_STS_PPU_STATE_DISABLED 0x8000 23 #define MV88E6185_G1_STS_PPU_STATE_POLLING 0xc000 24 #define MV88E6XXX_G1_STS_INIT_READY 0x0800 34 #define MV88E6XXX_G1_STS_IRQ_EEPROM_DONE 0 [all …]
|
/linux-6.15/include/linux/mfd/wm8350/ |
D | audio.h | 13 #define WM8350_CLOCK_CONTROL_1 0x28 14 #define WM8350_CLOCK_CONTROL_2 0x29 15 #define WM8350_FLL_CONTROL_1 0x2A 16 #define WM8350_FLL_CONTROL_2 0x2B 17 #define WM8350_FLL_CONTROL_3 0x2C 18 #define WM8350_FLL_CONTROL_4 0x2D 19 #define WM8350_DAC_CONTROL 0x30 20 #define WM8350_DAC_DIGITAL_VOLUME_L 0x32 21 #define WM8350_DAC_DIGITAL_VOLUME_R 0x33 22 #define WM8350_DAC_LR_RATE 0x35 [all …]
|
/linux-6.15/drivers/net/ethernet/atheros/atlx/ |
D | atlx.h | 23 #define SPEED_0 0xffff 30 #define MEDIA_TYPE_AUTO_SENSOR 0 33 #define REG_PM_CTRLSTAT 0x44 35 #define REG_PCIE_CAP_LIST 0x58 37 #define REG_VPD_CAP 0x6C 38 #define VPD_CAP_ID_MASK 0xFF 39 #define VPD_CAP_ID_SHIFT 0 40 #define VPD_CAP_NEXT_PTR_MASK 0xFF 42 #define VPD_CAP_VPD_ADDR_MASK 0x7FFF 44 #define VPD_CAP_VPD_FLAG 0x80000000 [all …]
|
/linux-6.15/arch/arm64/boot/dts/ti/ |
D | k3-am65-main.dtsi | 12 reg = <0x0 0x70000000 0x0 0x200000>; 15 ranges = <0x0 0x0 0x70000000 0x200000>; 17 atf-sram@0 { 18 reg = <0x0 0x20000>; 22 reg = <0xf0000 0x10000>; 26 reg = <0x100000 0x100000>; 37 reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */ 38 <0x00 0x01880000 0x00 0x90000>, /* GICR */ 39 <0x00 0x6f000000 0x00 0x2000>, /* GICC */ 40 <0x00 0x6f010000 0x00 0x1000>, /* GICH */ [all …]
|
/linux-6.15/drivers/accel/habanalabs/include/goya/asic_reg/ |
D | goya_blocks.h | 16 #define mmPCI_NRTR_BASE 0x7FFC000000ull 17 #define PCI_NRTR_MAX_OFFSET 0x608 18 #define PCI_NRTR_SECTION 0x4000 19 #define mmPCI_RD_REGULATOR_BASE 0x7FFC004000ull 20 #define PCI_RD_REGULATOR_MAX_OFFSET 0x74 21 #define PCI_RD_REGULATOR_SECTION 0x1000 22 #define mmPCI_WR_REGULATOR_BASE 0x7FFC005000ull 23 #define PCI_WR_REGULATOR_MAX_OFFSET 0x74 24 #define PCI_WR_REGULATOR_SECTION 0x3B000 25 #define mmMME1_RTR_BASE 0x7FFC040000ull [all …]
|
/linux-6.15/Documentation/devicetree/bindings/media/ |
D | qcom,sm8550-camss.yaml | 150 port@0: 409 reg = <0 0x0acb7000 0 0xd00>, 410 <0 0x0acb9000 0 0xd00>, 411 <0 0x0acbb000 0 0xd00>, 412 <0 0x0acca000 0 0xa00>, 413 <0 0x0acce000 0 0xa00>, 414 <0 0x0acb6000 0 0x1000>, 415 <0 0x0ace4000 0 0x2000>, 416 <0 0x0ace6000 0 0x2000>, 417 <0 0x0ace8000 0 0x2000>, [all …]
|
/linux-6.15/arch/arm/boot/dts/marvell/ |
D | armada-xp-mv78460.dtsi | 28 #size-cells = <0>; 31 cpu@0 { 34 reg = <0>; 35 clocks = <&cpuclk 0>; 66 * MV78460 has 4 PCIe units Gen2.0: Two units can be 79 bus-range = <0x00 0xff>; 82 <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000 /* Port 0.0 registers */ 83 0x82000000 0 0x42000 MBUS_ID(0xf0, 0x01) 0x42000 0 0x00002000 /* Port 2.0 registers */ 84 0x82000000 0 0x44000 MBUS_ID(0xf0, 0x01) 0x44000 0 0x00002000 /* Port 0.1 registers */ 85 0x82000000 0 0x48000 MBUS_ID(0xf0, 0x01) 0x48000 0 0x00002000 /* Port 0.2 registers */ [all …]
|
/linux-6.15/Documentation/devicetree/bindings/arm/hisilicon/controller/ |
D | cpuctrl.yaml | 33 "^clock@[0-9a-f]+$": 65 reg = <0x00a22000 0x2000>; 66 ranges = <0 0x00a22000 0x2000>; 68 clock: clock@0 { 70 reg = <0 0x2000>;
|
/linux-6.15/drivers/gpu/drm/amd/include/asic_reg/bif/ |
D | bif_5_0_sh_mask.h | 27 #define MM_INDEX__MM_OFFSET_MASK 0x7fffffff 28 #define MM_INDEX__MM_OFFSET__SHIFT 0x0 29 #define MM_INDEX__MM_APER_MASK 0x80000000 30 #define MM_INDEX__MM_APER__SHIFT 0x1f 31 #define MM_INDEX_HI__MM_OFFSET_HI_MASK 0xffffffff 32 #define MM_INDEX_HI__MM_OFFSET_HI__SHIFT 0x0 33 #define MM_DATA__MM_DATA_MASK 0xffffffff 34 #define MM_DATA__MM_DATA__SHIFT 0x0 35 #define CC_BIF_BX_FUSESTRAP0__STRAP_BIF_PX_CAPABLE_MASK 0x2 36 #define CC_BIF_BX_FUSESTRAP0__STRAP_BIF_PX_CAPABLE__SHIFT 0x1 [all …]
|
/linux-6.15/arch/arm64/boot/dts/realtek/ |
D | rtd129x.dtsi | 8 /memreserve/ 0x0000000000000000 0x000000000001f000; 9 /memreserve/ 0x000000000001f000 0x00000000000e1000; 10 /memreserve/ 0x0000000001b00000 0x00000000004be000; 26 reg = <0x1f000 0x1000>; 30 reg = <0x1ffe000 0x4000>; 34 reg = <0x10100000 0xf00000>; 47 #clock-cells = <0>; 51 soc@0 { 55 ranges = <0x00000000 0x00000000 0x0001f000>, /* boot ROM */ 57 <0x80000000 0x80000000 0x80000000>; [all …]
|
12345678910>>...43