/linux-6.8/drivers/net/wireless/realtek/rtw89/ |
D | rtw8852c_rfk_table.c | 8 RTW89_DECL_RFK_WM(0xc004, BIT(17), 0x1), 9 RTW89_DECL_RFK_WM(0xc024, BIT(17), 0x1), 10 RTW89_DECL_RFK_WM(0xc104, BIT(17), 0x1), 11 RTW89_DECL_RFK_WM(0xc124, BIT(17), 0x1), 17 RTW89_DECL_RFK_WM(0xc000, BIT(17), 0x0), 18 RTW89_DECL_RFK_WM(0xc000, BIT(17), 0x1), 24 RTW89_DECL_RFK_WM(0xc100, BIT(17), 0x0), 25 RTW89_DECL_RFK_WM(0xc100, BIT(17), 0x1), 31 RTW89_DECL_RFK_WM(0x12b8, BIT(30), 0x1), 32 RTW89_DECL_RFK_WM(0x030c, BIT(28), 0x1), [all …]
|
D | rtw8852b_rfk_table.c | 8 RTW89_DECL_RFK_WM(0xC0D4, 0xffffffff, 0x4486888c), 9 RTW89_DECL_RFK_WM(0xC0D8, 0xffffffff, 0xc6ba10e0), 10 RTW89_DECL_RFK_WM(0xc0dc, 0xffffffff, 0x30c52868), 11 RTW89_DECL_RFK_WM(0xc0e0, 0xffffffff, 0x05008128), 12 RTW89_DECL_RFK_WM(0xc0e4, 0xffffffff, 0x0000272b), 13 RTW89_DECL_RFK_WM(0xC1D4, 0xffffffff, 0x4486888c), 14 RTW89_DECL_RFK_WM(0xC1D8, 0xffffffff, 0xc6ba10e0), 15 RTW89_DECL_RFK_WM(0xc1dc, 0xffffffff, 0x30c52868), 16 RTW89_DECL_RFK_WM(0xc1e0, 0xffffffff, 0x05008128), 17 RTW89_DECL_RFK_WM(0xc1e4, 0xffffffff, 0x0000272b), [all …]
|
D | rtw8852a_rfk_table.c | 8 RTW89_DECL_RFK_WM(0x12a8, 0x00000001, 0x00000001), 9 RTW89_DECL_RFK_WM(0x12a8, 0x0000000e, 0x00000002), 10 RTW89_DECL_RFK_WM(0x32a8, 0x00000001, 0x00000001), 11 RTW89_DECL_RFK_WM(0x32a8, 0x0000000e, 0x00000002), 12 RTW89_DECL_RFK_WM(0x12bc, 0x000000f0, 0x00000005), 13 RTW89_DECL_RFK_WM(0x12bc, 0x00000f00, 0x00000005), 14 RTW89_DECL_RFK_WM(0x12bc, 0x000f0000, 0x00000005), 15 RTW89_DECL_RFK_WM(0x12bc, 0x0000f000, 0x00000005), 16 RTW89_DECL_RFK_WM(0x120c, 0x000000ff, 0x00000033), 17 RTW89_DECL_RFK_WM(0x12c0, 0x0ff00000, 0x00000033), [all …]
|
D | rtw8851b_rfk_table.c | 8 RTW89_DECL_RFK_WM(0xc210, 0x003fc000, 0x80), 9 RTW89_DECL_RFK_WM(0xc224, 0x003fc000, 0x80), 10 RTW89_DECL_RFK_WM(0xc0f8, 0x30000000, 0x3), 11 RTW89_DECL_RFK_WM(0x12b8, BIT(30), 0x1), 12 RTW89_DECL_RFK_WM(0x030c, 0x1f000000, 0x1f), 13 RTW89_DECL_RFK_WM(0x032c, 0xc0000000, 0x0), 14 RTW89_DECL_RFK_WM(0x032c, BIT(22), 0x0), 15 RTW89_DECL_RFK_WM(0x032c, BIT(22), 0x1), 16 RTW89_DECL_RFK_WM(0x032c, BIT(16), 0x0), 17 RTW89_DECL_RFK_WM(0x032c, BIT(20), 0x1), [all …]
|
/linux-6.8/drivers/cpufreq/ |
D | powernow-k8.h | 43 #define CPUID_XFAM 0x0ff00000 /* extended family */ 44 #define CPUID_XFAM_K8 0 45 #define CPUID_XMOD 0x000f0000 /* extended model */ 46 #define CPUID_XMOD_REV_MASK 0x000c0000 47 #define CPUID_XFAM_10H 0x00100000 /* family 0x10 */ 48 #define CPUID_USE_XFAM_XMOD 0x00000f00 49 #define CPUID_GET_MAX_CAPABILITIES 0x80000000 50 #define CPUID_FREQ_VOLT_CAPABILITIES 0x80000007 54 /* writes (wrmsr - opcode 0f 30), the register number is placed in ecx, and */ 55 /* the value to write is placed in edx:eax. For reads (rdmsr - opcode 0f 32), */ [all …]
|
/linux-6.8/include/uapi/linux/ |
D | in6.h | 83 #define IPV6_FL_A_GET 0 92 #define IPV6_FL_S_NONE 0 107 #define IPV6_FLOWINFO_FLOWLABEL 0x000fffff 108 #define IPV6_FLOWINFO_PRIORITY 0x0ff00000 111 #define IPV6_PRIORITY_UNCHARACTERIZED 0x0000 112 #define IPV6_PRIORITY_FILLER 0x0100 113 #define IPV6_PRIORITY_UNATTENDED 0x0200 114 #define IPV6_PRIORITY_RESERVED1 0x0300 115 #define IPV6_PRIORITY_BULK 0x0400 116 #define IPV6_PRIORITY_RESERVED2 0x0500 [all …]
|
D | atm.h | 43 #define ATM_NO_AAL 0 /* AAL not specified */ 55 * SOL_SOCKET is 0xFFFF, so that's a bit of a problem 58 #define __SO_ENCODE(l,n,t) ((((l) & 0x1FF) << 22) | ((n) << 16) | \ 60 #define __SO_LEVEL_MATCH(c,m) (((c) >> 22) == ((m) & 0x1FF)) 61 #define __SO_NUMBER(c) (((c) >> 16) & 0x3f) 62 #define __SO_SIZE(c) ((c) & 0x3fff) 68 #define SO_SETCLP __SO_ENCODE(SOL_ATM,0,int) 94 #define ATM_HDR_GFC_MASK 0xf0000000 96 #define ATM_HDR_VPI_MASK 0x0ff00000 98 #define ATM_HDR_VCI_MASK 0x000ffff0 [all …]
|
/linux-6.8/arch/arm/boot/dts/nxp/imx/ |
D | imx7d.dtsi | 17 cpu0: cpu@0 { 53 opp-supported-hw = <0xd>, <0x7>; 61 opp-supported-hw = <0xc>, <0x7>; 69 opp-supported-hw = <0x8>, <0x3>; 78 #phy-cells = <0>; 84 reg = <0x3007d000 0x1000>; 91 arm,primecell-periphid = <0xbb956>; 111 reg = <0x31001000 0x1000>, 112 <0x31002000 0x2000>, 113 <0x31004000 0x2000>, [all …]
|
/linux-6.8/arch/arm/mach-versatile/ |
D | integrator-hardware.h | 14 #define IO_BASE 0xF0000000 // VA of IO 15 #define IO_SIZE 0x0B000000 // How much? 19 #define IO_ADDRESS(x) (((x) & 0x000fffff) | (((x) >> 4) & 0x0ff00000) | IO_BASE) 25 #define INTEGRATOR_BOOT_ROM_LO 0x00000000 26 #define INTEGRATOR_BOOT_ROM_HI 0x20000000 40 #define INTEGRATOR_SSRAM_BASE 0x00000000 41 #define INTEGRATOR_SSRAM_ALIAS_BASE 0x10800000 44 #define INTEGRATOR_FLASH_BASE 0x24000000 47 #define INTEGRATOR_MBRD_SSRAM_BASE 0x28000000 53 #define INTEGRATOR_SDRAM_BASE 0x00040000 [all …]
|
/linux-6.8/drivers/net/wireless/broadcom/b43legacy/ |
D | xmit.h | 46 #define B43legacy_TX4_MAC_KEYIDX 0x0FF00000 /* Security key index */ 48 #define B43legacy_TX4_MAC_KEYALG 0x00070000 /* Security key algorithm */ 50 #define B43legacy_TX4_MAC_LIFETIME 0x00001000 51 #define B43legacy_TX4_MAC_FRAMEBURST 0x00000800 52 #define B43legacy_TX4_MAC_SENDCTS 0x00000400 53 #define B43legacy_TX4_MAC_AMPDU 0x00000300 55 #define B43legacy_TX4_MAC_CTSFALLBACKOFDM 0x00000200 56 #define B43legacy_TX4_MAC_FALLBACKOFDM 0x00000100 57 #define B43legacy_TX4_MAC_5GHZ 0x00000080 58 #define B43legacy_TX4_MAC_IGNPMQ 0x00000020 [all …]
|
/linux-6.8/drivers/clk/ |
D | clk-highbank.c | 14 #define HB_PLL_LOCK_500 0x20000000 15 #define HB_PLL_LOCK 0x10000000 17 #define HB_PLL_DIVF_MASK 0x0ff00000 19 #define HB_PLL_DIVQ_MASK 0x00070000 21 #define HB_PLL_DIVR_MASK 0x00001f00 23 #define HB_PLL_RANGE_MASK 0x00000070 24 #define HB_PLL_BYPASS 0x00000008 25 #define HB_PLL_RESET 0x00000004 26 #define HB_PLL_EXT_BYPASS 0x00000002 27 #define HB_PLL_EXT_ENA 0x00000001 [all …]
|
/linux-6.8/arch/arm/boot/dts/ti/davinci/ |
D | da850-lcdk.dts | 24 /* 128 MB DDR2 SDRAM @ 0xc0000000 */ 25 reg = <0xc0000000 0x08000000>; 35 reg = <0xc3000000 0x1000000>; 122 #size-cells = <0>; 126 #size-cells = <0>; 128 port@0 { 129 reg = <0>; 205 0x00 0x00101010 0x00f0f0f0 207 0x04 0x00000110 0x00000ff0 213 /* EMA_WAIT[0], EMA_OE, EMA_WE, EMA_CS[3] */ [all …]
|
D | da850-evm.dts | 29 pinctrl-0 = <&ecap2_pins>; 37 pwms = <&ecap2 0 50000 0>; 38 brightness-levels = <0 10 20 30 40 50 60 70 80 90 99>; 45 pinctrl-0 = <&lcd_pins>; 56 ac-bias-intrpt = <0>; 59 fdd = <0x80>; 60 sync-edge = <0>; 62 raster-order = <0>; 63 fifo-th = <0>; 78 hsync-active = <0>; [all …]
|
/linux-6.8/drivers/net/wireless/ath/ath9k/ |
D | ar9002_phy.h | 19 #define AR_PHY_TEST 0x9800 20 #define PHY_AGC_CLR 0x10000000 21 #define RFSILENT_BB 0x00002000 23 #define AR_PHY_TURBO 0x9804 24 #define AR_PHY_FC_TURBO_MODE 0x00000001 25 #define AR_PHY_FC_TURBO_SHORT 0x00000002 26 #define AR_PHY_FC_DYN2040_EN 0x00000004 27 #define AR_PHY_FC_DYN2040_PRI_ONLY 0x00000008 28 #define AR_PHY_FC_DYN2040_PRI_CH 0x00000010 30 #define AR_PHY_FC_DYN2040_EXT_CH 0x00000020 [all …]
|
D | mac.h | 30 AR_RTSCTSQual##_index : 0)) 34 AR_2040_##_index : 0) \ 36 AR_GI##_index : 0) \ 38 AR_STBC##_index : 0)) 71 #define ATH9K_TXERR_XRETRY 0x01 72 #define ATH9K_TXERR_FILT 0x02 73 #define ATH9K_TXERR_FIFO 0x04 74 #define ATH9K_TXERR_XTXOP 0x08 75 #define ATH9K_TXERR_TIMER_EXPIRED 0x10 76 #define ATH9K_TX_ACKED 0x20 [all …]
|
/linux-6.8/arch/mips/include/asm/sgi/ |
D | heart.h | 24 #define HEART_XKPHYS_BASE ((void *)(IO_BASE | 0x000000000ff00000ULL)) 47 * @__pad0: 0x0f40 bytes of padding -> next HEART register 0x01000. 49 * @__pad1: 0xeff8 bytes of padding -> next HEART register 0x10000. 56 * @__pad2: 0xffb8 bytes of padding -> next HEART register 0x20000. 58 * @__pad3: 0xfff8 bytes of padding -> next HEART register 0x30000. 60 * @__pad4: 0xfff8 bytes of padding -> next HEART register 0x40000. 62 * @__pad5: 0xfff8 bytes of padding -> next HEART register 0x50000. 64 * @__pad6: 0xfff8 bytes of padding -> next HEART register 0x60000. 79 struct ip30_heart_regs { /* 0x0ff00000 */ 80 u64 mode; /* + 0x00000 */ [all …]
|
/linux-6.8/drivers/net/wireless/ath/ath5k/ |
D | desc.h | 25 * @rx_control_0: RX control word 0 34 #define AR5K_DESC_RX_CTL1_BUF_LEN 0x00000fff /* data buffer length */ 35 #define AR5K_DESC_RX_CTL1_INTREQ 0x00002000 /* RX interrupt request */ 39 * @rx_status_0: RX status word 0 50 /* RX status word 0 fields/flags */ 51 #define AR5K_5210_RX_DESC_STATUS0_DATA_LEN 0x00000fff /* RX data length */ 52 #define AR5K_5210_RX_DESC_STATUS0_MORE 0x00001000 /* more desc for this frame */ 53 #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_ANT_5210 0x00004000 /* [5210] receive on ant 1 */ 54 #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_RATE 0x00078000 /* reception rate */ 56 #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_SIGNAL 0x07f80000 /* rssi */ [all …]
|
/linux-6.8/drivers/net/wireless/ath/carl9170/ |
D | phy.h | 24 #define AR9170_PHY_REG_BASE (0x1bc000 + 0x9800) 28 #define AR9170_PHY_REG_TEST (AR9170_PHY_REG_BASE + 0x0000) 29 #define AR9170_PHY_TEST_AGC_CLR 0x10000000 30 #define AR9170_PHY_TEST_RFSILENT_BB 0x00002000 32 #define AR9170_PHY_REG_TURBO (AR9170_PHY_REG_BASE + 0x0004) 33 #define AR9170_PHY_TURBO_FC_TURBO_MODE 0x00000001 34 #define AR9170_PHY_TURBO_FC_TURBO_SHORT 0x00000002 35 #define AR9170_PHY_TURBO_FC_DYN2040_EN 0x00000004 36 #define AR9170_PHY_TURBO_FC_DYN2040_PRI_ONLY 0x00000008 37 #define AR9170_PHY_TURBO_FC_DYN2040_PRI_CH 0x00000010 [all …]
|
/linux-6.8/drivers/scsi/bfa/ |
D | bfi_reg.h | 18 #define HOSTFN0_INT_STATUS 0x00014000 /* cb/ct */ 19 #define HOSTFN1_INT_STATUS 0x00014100 /* cb/ct */ 20 #define HOSTFN2_INT_STATUS 0x00014300 /* ct */ 21 #define HOSTFN3_INT_STATUS 0x00014400 /* ct */ 22 #define HOSTFN0_INT_MSK 0x00014004 /* cb/ct */ 23 #define HOSTFN1_INT_MSK 0x00014104 /* cb/ct */ 24 #define HOSTFN2_INT_MSK 0x00014304 /* ct */ 25 #define HOSTFN3_INT_MSK 0x00014404 /* ct */ 27 #define HOST_PAGE_NUM_FN0 0x00014008 /* cb/ct */ 28 #define HOST_PAGE_NUM_FN1 0x00014108 /* cb/ct */ [all …]
|
/linux-6.8/drivers/net/ethernet/brocade/bna/ |
D | bfi_reg.h | 19 #define HOSTFN0_INT_STATUS 0x00014000 /* cb/ct */ 20 #define HOSTFN1_INT_STATUS 0x00014100 /* cb/ct */ 21 #define HOSTFN2_INT_STATUS 0x00014300 /* ct */ 22 #define HOSTFN3_INT_STATUS 0x00014400 /* ct */ 23 #define HOSTFN0_INT_MSK 0x00014004 /* cb/ct */ 24 #define HOSTFN1_INT_MSK 0x00014104 /* cb/ct */ 25 #define HOSTFN2_INT_MSK 0x00014304 /* ct */ 26 #define HOSTFN3_INT_MSK 0x00014404 /* ct */ 28 #define HOST_PAGE_NUM_FN0 0x00014008 /* cb/ct */ 29 #define HOST_PAGE_NUM_FN1 0x00014108 /* cb/ct */ [all …]
|
/linux-6.8/drivers/net/wireless/broadcom/b43/ |
D | xmit.h | 101 #define B43_TXH_MAC_RTS_FB_SHORTPRMBL 0x80000000 /* RTS fallback preamble */ 102 #define B43_TXH_MAC_RTS_SHORTPRMBL 0x40000000 /* RTS main rate preamble */ 103 #define B43_TXH_MAC_FB_SHORTPRMBL 0x20000000 /* Main fallback preamble */ 104 #define B43_TXH_MAC_USEFBR 0x10000000 /* Use fallback rate for this AMPDU */ 105 #define B43_TXH_MAC_KEYIDX 0x0FF00000 /* Security key index */ 107 #define B43_TXH_MAC_ALT_TXPWR 0x00080000 /* Use alternate txpwr defined at loc. M_ALT_TXPWR_IDX */ 108 #define B43_TXH_MAC_KEYALG 0x00070000 /* Security key algorithm */ 110 #define B43_TXH_MAC_AMIC 0x00008000 /* AMIC */ 111 #define B43_TXH_MAC_RIFS 0x00004000 /* Use RIFS */ 112 #define B43_TXH_MAC_LIFETIME 0x00002000 /* Lifetime */ [all …]
|
/linux-6.8/net/ipv6/ |
D | ip6_offload.c | 117 int offset = 0; in ipv6_gso_segment() 130 encap = SKB_GSO_CB(skb)->encap_level > 0; in ipv6_gso_segment() 176 if (err < 0) { in ipv6_gso_segment() 202 int len = 0, proto, optlen = sizeof(*iph); in ipv6_exthdrs_len() 280 if ((first_word & htonl(0xF00FFFFF)) || in ipv6_gro_receive() 285 NAPI_GRO_CB(p)->same_flow = 0; in ipv6_gro_receive() 294 NAPI_GRO_CB(p)->flush |= !!((first_word & htonl(0x0FF00000)) | in ipv6_gro_receive() 302 NAPI_GRO_CB(p)->flush_id = 0; in ipv6_gro_receive() 378 hop_jumbo->hdrlen = 0; in ipv6_gro_complete() 384 iph->payload_len = 0; in ipv6_gro_complete() [all …]
|
/linux-6.8/drivers/parisc/ |
D | iosapic.c | 161 ((irte)->dest_iosapic_addr == ((hpa) | 0xffffffff00000000ULL)) 164 #define IOSAPIC_REG_SELECT 0x00 165 #define IOSAPIC_REG_WINDOW 0x10 166 #define IOSAPIC_REG_EOI 0x40 168 #define IOSAPIC_REG_VERSION 0x1 170 #define IOSAPIC_IRDT_ENTRY(idx) (0x10+(idx)*2) 171 #define IOSAPIC_IRDT_ENTRY_HI(idx) (0x11+(idx)*2) 185 #define IOSAPIC_VERSION_MASK 0x000000ff 188 #define IOSAPIC_MAX_ENTRY_MASK 0x00ff0000 189 #define IOSAPIC_MAX_ENTRY_SHIFT 0x10 [all …]
|
/linux-6.8/drivers/net/ethernet/qlogic/qlcnic/ |
D | qlcnic_init.c | 22 #define QLCNIC_ADDR_ERROR (0xffffffff) 90 for (ring = 0; ring < adapter->max_rds_rings; ring++) { in qlcnic_release_rx_buffers() 92 for (i = 0; i < rds_ring->num_desc; ++i) { in qlcnic_release_rx_buffers() 113 for (ring = 0; ring < adapter->max_rds_rings; ring++) { in qlcnic_reset_rx_buffers_list() 119 for (i = 0; i < rds_ring->num_desc; i++) { in qlcnic_reset_rx_buffers_list() 137 for (i = 0; i < tx_ring->num_desc; i++) { in qlcnic_release_tx_buffers() 142 buffrag->dma = 0ULL; in qlcnic_release_tx_buffers() 150 buffrag->dma = 0ULL; in qlcnic_release_tx_buffers() 174 for (ring = 0; ring < adapter->max_rds_rings; ring++) { in qlcnic_free_sw_resources() 199 for (ring = 0; ring < adapter->max_rds_rings; ring++) { in qlcnic_alloc_sw_resources() [all …]
|
/linux-6.8/drivers/net/ethernet/broadcom/ |
D | b44.h | 8 #define B44_DEVCTRL 0x0000UL /* Device Control */ 9 #define DEVCTRL_MPM 0x00000040 /* Magic Packet PME Enable (B0 only) */ 10 #define DEVCTRL_PFE 0x00000080 /* Pattern Filtering Enable */ 11 #define DEVCTRL_IPP 0x00000400 /* Internal EPHY Present */ 12 #define DEVCTRL_EPR 0x00008000 /* EPHY Reset */ 13 #define DEVCTRL_PME 0x00001000 /* PHY Mode Enable */ 14 #define DEVCTRL_PMCE 0x00002000 /* PHY Mode Clocks Enable */ 15 #define DEVCTRL_PADDR 0x0007c000 /* PHY Address */ 17 #define B44_BIST_STAT 0x000CUL /* Built-In Self-Test Status */ 18 #define B44_WKUP_LEN 0x0010UL /* Wakeup Length */ [all …]
|