Searched +full:0 +full:x0ae94000 (Results 1 – 24 of 24) sorted by relevance
/linux-6.8/Documentation/devicetree/bindings/display/msm/ |
D | qcom,sm6350-mdss.yaml | 48 "^display-controller@[0-9a-f]+$": 56 "^dsi@[0-9a-f]+$": 66 "^phy@[0-9a-f]+$": 86 reg = <0x0ae00000 0x1000>; 100 iommus = <&apps_smmu 0x800 0x2>; 107 reg = <0x0ae01000 0x8f000>, 108 <0x0aeb0000 0x2008>; 130 interrupts = <0>; 136 #size-cells = <0>; 138 port@0 { [all …]
|
D | qcom,sm8350-mdss.yaml | 49 "^display-controller@[0-9a-f]+$": 57 "^displayport-controller@[0-9a-f]+$": 65 "^dsi@[0-9a-f]+$": 75 "^phy@[0-9a-f]+$": 96 reg = <0x0ae00000 0x1000>; 99 interconnects = <&mmss_noc MASTER_MDP0 0 &mc_virt SLAVE_EBI1 0>, 100 <&mmss_noc MASTER_MDP1 0 &mc_virt SLAVE_EBI1 0>; 112 iommus = <&apps_smmu 0x820 0x402>; 124 reg = <0x0ae01000 0x8f000>, 125 <0x0aeb0000 0x2008>; [all …]
|
D | qcom,sdm670-mdss.yaml | 42 "^display-controller@[0-9a-f]+$": 50 "^displayport-controller@[0-9a-f]+$": 58 "^dsi@[0-9a-f]+$": 67 "^phy@[0-9a-f]+$": 91 reg = <0x0ae00000 0x1000>; 103 interconnects = <&mmss_noc MASTER_MDP_PORT0 0 &mem_noc SLAVE_EBI_CH0 0>, 104 <&mmss_noc MASTER_MDP_PORT1 0 &mem_noc SLAVE_EBI_CH0 0>; 107 iommus = <&apps_smmu 0x880 0x8>, 108 <&apps_smmu 0xc80 0x8>; 116 reg = <0x0ae01000 0x8f000>, [all …]
|
D | qcom,sdm845-mdss.yaml | 43 "^display-controller@[0-9a-f]+$": 51 "^displayport-controller@[0-9a-f]+$": 59 "^dsi@[0-9a-f]+$": 69 "^phy@[0-9a-f]+$": 94 reg = <0x0ae00000 0x1000>; 106 iommus = <&apps_smmu 0x880 0x8>, 107 <&apps_smmu 0xc80 0x8>; 112 reg = <0x0ae01000 0x8f000>, 113 <0x0aeb0000 0x2008>; 124 interrupts = <0>; [all …]
|
D | qcom,sm8650-mdss.yaml | 38 "^display-controller@[0-9a-f]+$": 44 "^displayport-controller@[0-9a-f]+$": 50 "^dsi@[0-9a-f]+$": 58 "^phy@[0-9a-f]+$": 77 reg = <0x0ae00000 0x1000>; 93 iommus = <&apps_smmu 0x1c00 0x2>; 101 reg = <0x0ae01000 0x8f000>, 102 <0x0aeb0000 0x2008>; 123 interrupts = <0>; 127 #size-cells = <0>; [all …]
|
D | qcom,sm8550-mdss.yaml | 39 "^display-controller@[0-9a-f]+$": 47 "^displayport-controller@[0-9a-f]+$": 57 "^dsi@[0-9a-f]+$": 67 "^phy@[0-9a-f]+$": 91 reg = <0x0ae00000 0x1000>; 94 interconnects = <&mmss_noc MASTER_MDP 0 &gem_noc SLAVE_LLCC 0>, 95 <&mc_virt MASTER_LLCC 0 &mc_virt SLAVE_EBI1 0>; 112 iommus = <&apps_smmu 0x1c00 0x2>; 120 reg = <0x0ae01000 0x8f000>, 121 <0x0aeb0000 0x2008>; [all …]
|
D | qcom,sc7180-mdss.yaml | 49 "^display-controller@[0-9a-f]+$": 57 "^displayport-controller@[0-9a-f]+$": 65 "^dsi@[0-9a-f]+$": 75 "^phy@[0-9a-f]+$": 101 reg = <0xae00000 0x1000>; 118 iommus = <&apps_smmu 0x800 0x2>; 123 reg = <0x0ae01000 0x8f000>, 124 <0x0aeb0000 0x2008>; 138 interrupts = <0>; 144 #size-cells = <0>; [all …]
|
D | qcom,sm8250-mdss.yaml | 47 "^display-controller@[0-9a-f]+$": 55 "^displayport-controller@[0-9a-f]+$": 65 "^dsi@[0-9a-f]+$": 75 "^phy@[0-9a-f]+$": 99 reg = <0x0ae00000 0x1000>; 118 iommus = <&apps_smmu 0x820 0x402>; 126 reg = <0x0ae01000 0x8f000>, 127 <0x0aeb0000 0x2008>; 143 interrupts = <0>; 147 #size-cells = <0>; [all …]
|
D | qcom,sm8150-mdss.yaml | 48 "^display-controller@[0-9a-f]+$": 56 "^dsi@[0-9a-f]+$": 66 "^phy@[0-9a-f]+$": 87 reg = <0x0ae00000 0x1000>; 106 iommus = <&apps_smmu 0x800 0x420>; 114 reg = <0x0ae01000 0x8f000>, 115 <0x0aeb0000 0x2008>; 131 interrupts = <0>; 135 #size-cells = <0>; 137 port@0 { [all …]
|
D | qcom,sm8450-mdss.yaml | 39 "^display-controller@[0-9a-f]+$": 47 "^displayport-controller@[0-9a-f]+$": 57 "^dsi@[0-9a-f]+$": 67 "^phy@[0-9a-f]+$": 91 reg = <0x0ae00000 0x1000>; 115 iommus = <&apps_smmu 0x2800 0x402>; 123 reg = <0x0ae01000 0x8f000>, 124 <0x0aeb0000 0x2008>; 147 interrupts = <0>; 151 #size-cells = <0>; [all …]
|
D | dsi-controller-main.yaml | 132 port@0: 146 enum: [ 0, 1, 2, 3 ] 162 enum: [ 0, 1, 2, 3 ] 165 - port@0 406 reg = <0x0ae94000 0x400>; 410 #size-cells = <0>; 432 assigned-clock-parents = <&dsi_phy 0>, <&dsi_phy 1>; 439 #size-cells = <0>; 441 port@0 { 442 reg = <0>; [all …]
|
D | qcom,sc7280-mdss.yaml | 49 "^display-controller@[0-9a-f]+$": 57 "^displayport-controller@[0-9a-f]+$": 65 "^dsi@[0-9a-f]+$": 75 "^edp@[0-9a-f]+$": 83 "^phy@[0-9a-f]+$": 111 reg = <0xae00000 0x1000>; 130 iommus = <&apps_smmu 0x900 0x402>; 135 reg = <0x0ae01000 0x8f000>, 136 <0x0aeb0000 0x2008>; 154 interrupts = <0>; [all …]
|
/linux-6.8/arch/arm64/boot/dts/qcom/ |
D | sdm670.dtsi | 33 #size-cells = <0>; 35 CPU0: cpu@0 { 38 reg = <0x0 0x0>; 42 qcom,freq-domain = <&cpufreq_hw 0>; 65 reg = <0x0 0x100>; 69 qcom,freq-domain = <&cpufreq_hw 0>; 87 reg = <0x0 0x200>; 91 qcom,freq-domain = <&cpufreq_hw 0>; 109 reg = <0x0 0x300>; 113 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm6350.dtsi | 31 #clock-cells = <0>; 39 #clock-cells = <0>; 45 #size-cells = <0>; 47 CPU0: cpu@0 { 50 reg = <0x0 0x0>; 51 clocks = <&cpufreq_hw 0>; 56 qcom,freq-domain = <&cpufreq_hw 0>; 80 reg = <0x0 0x100>; 81 clocks = <&cpufreq_hw 0>; 86 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sc8180x.dtsi | 28 #clock-cells = <0>; 34 #clock-cells = <0>; 42 #size-cells = <0>; 44 CPU0: cpu@0 { 47 reg = <0x0 0x0>; 51 qcom,freq-domain = <&cpufreq_hw 0>; 58 clocks = <&cpufreq_hw 0>; 76 reg = <0x0 0x100>; 80 qcom,freq-domain = <&cpufreq_hw 0>; 87 clocks = <&cpufreq_hw 0>; [all …]
|
D | sm8350.dtsi | 37 #clock-cells = <0>; 45 #clock-cells = <0>; 51 #size-cells = <0>; 53 CPU0: cpu@0 { 56 reg = <0x0 0x0>; 57 clocks = <&cpufreq_hw 0>; 60 qcom,freq-domain = <&cpufreq_hw 0>; 80 reg = <0x0 0x100>; 81 clocks = <&cpufreq_hw 0>; 84 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sc7180.dtsi | 66 #clock-cells = <0>; 72 #clock-cells = <0>; 78 #size-cells = <0>; 80 CPU0: cpu@0 { 83 reg = <0x0 0x0>; 84 clocks = <&cpufreq_hw 0>; 95 qcom,freq-domain = <&cpufreq_hw 0>; 112 reg = <0x0 0x100>; 113 clocks = <&cpufreq_hw 0>; 124 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm8150.dtsi | 32 #clock-cells = <0>; 39 #clock-cells = <0>; 47 #size-cells = <0>; 49 CPU0: cpu@0 { 52 reg = <0x0 0x0>; 53 clocks = <&cpufreq_hw 0>; 58 qcom,freq-domain = <&cpufreq_hw 0>; 60 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 81 reg = <0x0 0x100>; 82 clocks = <&cpufreq_hw 0>; [all …]
|
D | sm8450.dtsi | 39 #clock-cells = <0>; 45 #clock-cells = <0>; 52 #size-cells = <0>; 54 CPU0: cpu@0 { 57 reg = <0x0 0x0>; 62 qcom,freq-domain = <&cpufreq_hw 0>; 64 clocks = <&cpufreq_hw 0>; 81 reg = <0x0 0x100>; 86 qcom,freq-domain = <&cpufreq_hw 0>; 88 clocks = <&cpufreq_hw 0>; [all …]
|
D | sm8650.dtsi | 38 #clock-cells = <0>; 43 #clock-cells = <0>; 48 #clock-cells = <0>; 57 #clock-cells = <0>; 66 #clock-cells = <0>; 72 #size-cells = <0>; 74 CPU0: cpu@0 { 77 reg = <0 0>; 79 clocks = <&cpufreq_hw 0>; 89 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm8550.dtsi | 38 #clock-cells = <0>; 43 #clock-cells = <0>; 47 #clock-cells = <0>; 55 #clock-cells = <0>; 64 #clock-cells = <0>; 70 #size-cells = <0>; 72 CPU0: cpu@0 { 75 reg = <0 0>; 76 clocks = <&cpufreq_hw 0>; 81 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sdm845.dtsi | 77 #clock-cells = <0>; 84 #clock-cells = <0>; 91 #size-cells = <0>; 93 CPU0: cpu@0 { 96 reg = <0x0 0x0>; 97 clocks = <&cpufreq_hw 0>; 101 qcom,freq-domain = <&cpufreq_hw 0>; 125 reg = <0x0 0x100>; 126 clocks = <&cpufreq_hw 0>; 130 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm8250.dtsi | 82 #clock-cells = <0>; 90 #clock-cells = <0>; 96 #size-cells = <0>; 98 CPU0: cpu@0 { 101 reg = <0x0 0x0>; 102 clocks = <&cpufreq_hw 0>; 109 qcom,freq-domain = <&cpufreq_hw 0>; 111 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 117 cache-size = <0x20000>; 123 cache-size = <0x400000>; [all …]
|
D | sc7280.dtsi | 80 #clock-cells = <0>; 86 #clock-cells = <0>; 97 reg = <0x0 0x004cd000 0x0 0x1000>; 101 reg = <0x0 0x80000000 0x0 0x600000>; 106 reg = <0x0 0x80600000 0x0 0x200000>; 111 reg = <0x0 0x80800000 0x0 0x60000>; 116 reg = <0x0 0x80860000 0x0 0x20000>; 122 reg = <0x0 0x80884000 0x0 0x10000>; 127 reg = <0x0 0x808ff000 0x0 0x1000>; 132 reg = <0x0 0x80900000 0x0 0x200000>; [all …]
|