Searched +full:0 +full:x04000000 (Results 1 – 25 of 712) sorted by relevance
12345678910>>...29
/linux-5.10/arch/sh/include/mach-se/mach/ |
D | se7751.h | 19 #define PA_ROM 0x00000000 /* EPROM */ 20 #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */ 21 #define PA_FROM 0x01000000 /* EPROM */ 22 #define PA_FROM_SIZE 0x00400000 /* EPROM size 4M byte */ 23 #define PA_EXT1 0x04000000 24 #define PA_EXT1_SIZE 0x04000000 25 #define PA_EXT2 0x08000000 26 #define PA_EXT2_SIZE 0x04000000 27 #define PA_SDRAM 0x0c000000 28 #define PA_SDRAM_SIZE 0x04000000 [all …]
|
D | se.h | 16 #define PA_ROM 0x00000000 /* EPROM */ 17 #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */ 18 #define PA_FROM 0x01000000 /* EPROM */ 19 #define PA_FROM_SIZE 0x00400000 /* EPROM size 4M byte */ 20 #define PA_EXT1 0x04000000 21 #define PA_EXT1_SIZE 0x04000000 22 #define PA_EXT2 0x08000000 23 #define PA_EXT2_SIZE 0x04000000 24 #define PA_SDRAM 0x0c000000 25 #define PA_SDRAM_SIZE 0x04000000 [all …]
|
D | se7343.h | 16 /* Area 0 */ 17 #define PA_ROM 0x00000000 /* EPROM */ 18 #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte(Actually 2MB) */ 19 #define PA_FROM 0x00400000 /* Flash ROM */ 20 #define PA_FROM_SIZE 0x00400000 /* Flash size 4M byte */ 21 #define PA_SRAM 0x00800000 /* SRAM */ 22 #define PA_FROM_SIZE 0x00400000 /* SRAM size 4M byte */ 24 #define PA_EXT1 0x04000000 25 #define PA_EXT1_SIZE 0x04000000 27 #define PA_EXT2 0x08000000 [all …]
|
D | se7721.h | 16 #define PA_ROM 0xa0000000 /* EPROM */ 17 #define PA_ROM_SIZE 0x00200000 /* EPROM size 2M byte */ 18 #define PA_FROM 0xa1000000 /* Flash-ROM */ 19 #define PA_FROM_SIZE 0x01000000 /* Flash-ROM size 16M byte */ 20 #define PA_EXT1 0xa4000000 21 #define PA_EXT1_SIZE 0x04000000 22 #define PA_SDRAM 0xaC000000 /* SDRAM(Area3) 64MB */ 23 #define PA_SDRAM_SIZE 0x04000000 25 #define PA_EXT4 0xb0000000 26 #define PA_EXT4_SIZE 0x04000000 [all …]
|
D | se7722.h | 17 #define PA_ROM 0xa0000000 /* EPROM */ 18 #define PA_ROM_SIZE 0x00200000 /* EPROM size 2M byte */ 19 #define PA_FROM 0xa1000000 /* Flash-ROM */ 20 #define PA_FROM_SIZE 0x01000000 /* Flash-ROM size 16M byte */ 21 #define PA_EXT1 0xa4000000 22 #define PA_EXT1_SIZE 0x04000000 23 #define PA_SDRAM 0xaC000000 /* DDR-SDRAM(Area3) 64MB */ 24 #define PA_SDRAM_SIZE 0x04000000 26 #define PA_EXT4 0xb0000000 27 #define PA_EXT4_SIZE 0x04000000 [all …]
|
/linux-5.10/drivers/gpu/drm/etnaviv/ |
D | common.xml.h | 7 http://0x04.net/cgit/index.cgi/rules-ng-ng 8 git clone git://0x04.net/rules-ng-ng 43 #define PIPE_ID_PIPE_3D 0x00000000 44 #define PIPE_ID_PIPE_2D 0x00000001 45 #define SYNC_RECIPIENT_FE 0x00000001 46 #define SYNC_RECIPIENT_RA 0x00000005 47 #define SYNC_RECIPIENT_PE 0x00000007 48 #define SYNC_RECIPIENT_DE 0x0000000b 49 #define SYNC_RECIPIENT_BLT 0x00000010 50 #define ENDIAN_MODE_NO_SWAP 0x00000000 [all …]
|
/linux-5.10/arch/arm64/boot/dts/arm/ |
D | rtsm_ve-aemv8a.dts | 15 /memreserve/ 0x80000000 0x00010000; 37 #size-cells = <0>; 39 cpu@0 { 42 reg = <0x0 0x0>; 44 cpu-release-addr = <0x0 0x8000fff8>; 50 reg = <0x0 0x1>; 52 cpu-release-addr = <0x0 0x8000fff8>; 58 reg = <0x0 0x2>; 60 cpu-release-addr = <0x0 0x8000fff8>; 66 reg = <0x0 0x3>; [all …]
|
D | vexpress-v2f-1xv7-ca53x2.dts | 20 arm,hbi = <0x247>; 21 arm,vexpress,site = <0xf>; 42 #size-cells = <0>; 44 cpu@0 { 47 reg = <0 0>; 54 reg = <0 1>; 65 reg = <0 0x80000000 0 0x80000000>; /* 2GB @ 2GB */ 73 /* Chipselect 2 is physically at 0x18000000 */ 77 reg = <0 0x18000000 0 0x00800000>; 85 #address-cells = <0>; [all …]
|
D | foundation-v8.dtsi | 12 /memreserve/ 0x80000000 0x00010000; 32 #size-cells = <0>; 34 cpu0: cpu@0 { 37 reg = <0x0 0x0>; 43 reg = <0x0 0x1>; 49 reg = <0x0 0x2>; 55 reg = <0x0 0x3>; 66 reg = <0x00000000 0x80000000 0 0x80000000>, 67 <0x00000008 0x80000000 0 0x80000000>; 89 reg = <0x0 0x2a440000 0 0x1000>, [all …]
|
D | fvp-base-revc.dts | 15 /memreserve/ 0x80000000 0x00010000; 43 #size-cells = <0>; 45 cpu0: cpu@0 { 48 reg = <0x0 0x000>; 54 reg = <0x0 0x100>; 60 reg = <0x0 0x200>; 66 reg = <0x0 0x300>; 72 reg = <0x0 0x10000>; 78 reg = <0x0 0x10100>; 84 reg = <0x0 0x10200>; [all …]
|
/linux-5.10/arch/powerpc/boot/dts/ |
D | sbc8548.dts | 20 reg = <0xe0000000 0x5000>; 23 ranges = <0x0 0x0 0xff800000 0x00800000 /*8MB Flash*/ 24 0x3 0x0 0xf0000000 0x04000000 /*64MB SDRAM*/ 25 0x4 0x0 0xf4000000 0x04000000 /*64MB SDRAM*/ 26 0x5 0x0 0xf8000000 0x00b10000 /* EPLD */ 27 0x6 0x0 0xec000000 0x04000000>; /*64MB Flash*/ 30 flash@0,0 { 34 reg = <0x0 0x0 0x800000>; 37 partition@0 { 40 reg = <0x00000000 0x007a0000>; [all …]
|
D | sbc8548-altflash.dts | 23 reg = <0xe0000000 0x5000>; 26 ranges = <0x0 0x0 0xfc000000 0x04000000 /*64MB Flash*/ 27 0x3 0x0 0xf0000000 0x04000000 /*64MB SDRAM*/ 28 0x4 0x0 0xf4000000 0x04000000 /*64MB SDRAM*/ 29 0x5 0x0 0xf8000000 0x00b10000 /* EPLD */ 30 0x6 0x0 0xef800000 0x00800000>; /*8MB Flash*/ 32 flash@0,0 { 35 reg = <0x0 0x0 0x04000000>; 39 partition@0 { 42 reg = <0x00000000 0x03f00000>; [all …]
|
D | warp.dts | 19 dcr-parent = <&{/cpus/cpu@0}>; 28 #size-cells = <0>; 30 cpu@0 { 33 reg = <0x00000000>; 34 clock-frequency = <0>; /* Filled in by zImage */ 35 timebase-frequency = <0>; /* Filled in by zImage */ 47 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by zImage */ 53 cell-index = <0>; 54 dcr-reg = <0x0c0 0x009>; 55 #address-cells = <0>; [all …]
|
/linux-5.10/include/linux/ |
D | fsl_ifc.h | 26 #define FSL_IFC_VERSION_MASK 0x0F0F0000 27 #define FSL_IFC_VERSION_1_0_0 0x01000000 28 #define FSL_IFC_VERSION_1_1_0 0x01010000 29 #define FSL_IFC_VERSION_2_0_0 0x02000000 37 #define CSPR_BA 0xFFFF0000 39 #define CSPR_PORT_SIZE 0x00000180 42 #define CSPR_PORT_SIZE_8 0x00000080 44 #define CSPR_PORT_SIZE_16 0x00000100 46 #define CSPR_PORT_SIZE_32 0x00000180 48 #define CSPR_WP 0x00000040 [all …]
|
/linux-5.10/arch/sh/include/mach-common/mach/ |
D | sh7785lcr.h | 11 * 0x00000000 - 0x03ffffff(CS0) | NOR Flash | NOR Flash 12 * 0x04000000 - 0x05ffffff(CS1) | PLD | PLD 13 * 0x06000000 - 0x07ffffff(CS1) | I2C | I2C 14 * 0x08000000 - 0x0bffffff(CS2) | USB | DDR SDRAM 15 * 0x0c000000 - 0x0fffffff(CS3) | SD | DDR SDRAM 16 * 0x10000000 - 0x13ffffff(CS4) | SM107 | SM107 17 * 0x14000000 - 0x17ffffff(CS5) | reserved | USB 18 * 0x18000000 - 0x1bffffff(CS6) | reserved | SD 19 * 0x40000000 - 0x5fffffff | DDR SDRAM | (cannot use) 23 #define NOR_FLASH_ADDR 0x00000000 [all …]
|
/linux-5.10/arch/arm/boot/dts/ |
D | vexpress-v2p-ca5s.dts | 16 arm,hbi = <0x225>; 17 arm,vexpress,site = <0xf>; 36 #size-cells = <0>; 38 cpu@0 { 41 reg = <0>; 55 reg = <0x80000000 0x40000000>; 63 /* Chipselect 2 is physically at 0x18000000 */ 67 reg = <0x18000000 0x00800000>; 74 reg = <0x2a110000 0x1000>; 75 interrupts = <0 85 4>; [all …]
|
D | vexpress-v2p-ca15-tc1.dts | 16 arm,hbi = <0x237>; 17 arm,vexpress,site = <0xf>; 36 #size-cells = <0>; 38 cpu@0 { 41 reg = <0>; 53 reg = <0 0x80000000 0 0x40000000>; 61 /* Chipselect 2 is physically at 0x18000000 */ 65 reg = <0 0x18000000 0 0x00800000>; 72 reg = <0 0x2b000000 0 0x1000>; 73 interrupts = <0 85 4>; [all …]
|
D | omap2420-h4.dts | 15 reg = <0x80000000 0x4000000>; /* 64 MB */ 20 ranges = <0 0 0x08000000 0x04000000>; 22 nor@0,0 { 27 reg = <0 0 0x04000000>; 46 partition@0 { 48 reg = <0 0x20000>; 52 reg = <0x20000 0x20000>; 56 reg = <0x40000 0x200000>; 60 reg = <0x240000 0x3dc0000>;
|
/linux-5.10/arch/arm/mach-s3c/ |
D | bast.h | 16 #define BAST_CPLD_CTRL1_LRCOFF (0x00) 17 #define BAST_CPLD_CTRL1_LRCADC (0x01) 18 #define BAST_CPLD_CTRL1_LRCDAC (0x02) 19 #define BAST_CPLD_CTRL1_LRCARM (0x03) 20 #define BAST_CPLD_CTRL1_LRMASK (0x03) 24 #define BAST_CPLD_CTRL2_WNAND (0x04) 25 #define BAST_CPLD_CTLR2_IDERST (0x08) 29 #define BAST_CPLD_CTRL3_IDMASK (0x0e) 30 #define BAST_CPLD_CTRL3_ROMWEN (0x01) 34 #define BAST_CPLD_CTRL4_LLAT (0x01) [all …]
|
/linux-5.10/arch/powerpc/boot/dts/fsl/ |
D | sbc8641d.dts | 20 reg = <0x00000000 0x20000000>; // 512M at 0x0 24 reg = <0xf8005000 0x1000>; 26 ranges = <0 0 0xff000000 0x01000000 // 16MB Boot flash 27 1 0 0xf0000000 0x00010000 // 64KB EEPROM 28 2 0 0xf1000000 0x00100000 // EPLD (1MB) 29 3 0 0xe0000000 0x04000000 // 64MB LB SDRAM (CS3) 30 4 0 0xe4000000 0x04000000 // 64MB LB SDRAM (CS4) 31 6 0 0xf4000000 0x00100000 // LCD display (1MB) 32 7 0 0xe8000000 0x04000000>; // 64MB OneNAND 34 flash@0,0 { [all …]
|
/linux-5.10/arch/powerpc/include/uapi/asm/ |
D | cputable.h | 6 #define PPC_FEATURE_32 0x80000000 7 #define PPC_FEATURE_64 0x40000000 8 #define PPC_FEATURE_601_INSTR 0x20000000 9 #define PPC_FEATURE_HAS_ALTIVEC 0x10000000 10 #define PPC_FEATURE_HAS_FPU 0x08000000 11 #define PPC_FEATURE_HAS_MMU 0x04000000 12 #define PPC_FEATURE_HAS_4xxMAC 0x02000000 13 #define PPC_FEATURE_UNIFIED_CACHE 0x01000000 14 #define PPC_FEATURE_HAS_SPE 0x00800000 15 #define PPC_FEATURE_HAS_EFP_SINGLE 0x00400000 [all …]
|
/linux-5.10/drivers/gpu/drm/i915/gt/ |
D | gen7_renderstate.c | 29 0x0000000c, 30 0x00000010, 31 0x00000018, 32 0x000001ec, 37 0x69040000, 38 0x61010008, 39 0x00000000, 40 0x00000001, /* reloc */ 41 0x00000001, /* reloc */ 42 0x00000000, [all …]
|
/linux-5.10/include/soc/fsl/qe/ |
D | ucc_slow.h | 22 #define T_R 0x80000000 /* ready bit */ 23 #define T_PAD 0x40000000 /* add pads to short frames */ 24 #define T_W 0x20000000 /* wrap bit */ 25 #define T_I 0x10000000 /* interrupt on completion */ 26 #define T_L 0x08000000 /* last */ 28 #define T_A 0x04000000 /* Address - the data transmitted as address 30 #define T_TC 0x04000000 /* transmit CRC */ 31 #define T_CM 0x02000000 /* continuous mode */ 32 #define T_DEF 0x02000000 /* collision on previous attempt to transmit */ 33 #define T_P 0x01000000 /* Preamble - send Preamble sequence before [all …]
|
/linux-5.10/Documentation/devicetree/bindings/memory-controllers/ |
D | st,stm32-fmc2-ebi.yaml | 46 <bank-number> 0 <address of the bank> <size> 49 "^.*@[0-4],[a-f0-9]+$": 59 0: Asynchronous mode 1 SRAM/FRAM. 72 minimum: 0 123 enum: [ 0, 128, 256, 512, 1024 ] 124 default: 0 183 reaches 0, the controller splits the current access, toggles NE to 208 reg = <0x58002000 0x1000>; 212 ranges = <0 0 0x60000000 0x04000000>, /* EBI CS 1 */ 213 <1 0 0x64000000 0x04000000>, /* EBI CS 2 */ [all …]
|
/linux-5.10/arch/powerpc/include/asm/ |
D | reg_8xx.h | 29 #define SPRN_EID 81 /* External interrupt disable (EE=0, RI=1) */ 30 #define SPRN_NRI 82 /* Non recoverable interrupt (EE=0, RI=0) */ 38 #define LCTRL1_CTE_GT 0xc0000000 39 #define LCTRL1_CTF_LT 0x14000000 40 #define LCTRL1_CRWE_RW 0x00000000 41 #define LCTRL1_CRWE_RO 0x00040000 42 #define LCTRL1_CRWE_WO 0x000c0000 43 #define LCTRL1_CRWF_RW 0x00000000 44 #define LCTRL1_CRWF_RO 0x00010000 45 #define LCTRL1_CRWF_WO 0x00030000 [all …]
|
12345678910>>...29