Searched +full:0 +full:x02c00000 (Results 1 – 11 of 11) sorted by relevance
/linux-5.10/Documentation/devicetree/bindings/memory-controllers/ |
D | nvidia,tegra186-mc.yaml | 27 pattern: "^memory-controller@[0-9a-f]+$" 52 "^external-memory-controller@[0-9a-f]+$": 106 reg = <0x0 0x02c00000 0x0 0xb0000>; 112 ranges = <0x0 0x02c00000 0x0 0x02c00000 0x0 0xb0000>; 118 dma-ranges = <0x0 0x0 0x0 0x0 0x100 0x0>; 122 reg = <0x0 0x02c60000 0x0 0x50000>;
|
/linux-5.10/include/soc/fsl/qe/ |
D | qe.h | 32 #define MEM_PART_SYSTEM 0 38 QE_CLK_NONE = 0, 136 return 0; in cpm_muram_dma() 228 return 0; in qe_alive_during_sleep() 287 u8 split; /* 0 = shared I-RAM, 1 = split I-RAM */ 300 __be32 traps[16]; /* Trap addresses, 0 == ignore */ 344 #define BD_STATUS_MASK 0xffff0000 345 #define BD_LENGTH_MASK 0x0000ffff 353 #define QE_RISC_ALLOCATION_RISC1 0x1 /* RISC 1 */ 354 #define QE_RISC_ALLOCATION_RISC2 0x2 /* RISC 2 */ [all …]
|
/linux-5.10/arch/arm/net/ |
D | bpf_jit_32.h | 12 #define ARM_R0 0 29 #define ARM_COND_EQ 0x0 /* == */ 30 #define ARM_COND_NE 0x1 /* != */ 31 #define ARM_COND_CS 0x2 /* unsigned >= */ 33 #define ARM_COND_CC 0x3 /* unsigned < */ 35 #define ARM_COND_MI 0x4 /* < 0 */ 36 #define ARM_COND_PL 0x5 /* >= 0 */ 37 #define ARM_COND_VS 0x6 /* Signed Overflow */ 38 #define ARM_COND_VC 0x7 /* No Signed Overflow */ 39 #define ARM_COND_HI 0x8 /* unsigned > */ [all …]
|
/linux-5.10/arch/arm64/boot/dts/nvidia/ |
D | tegra186.dtsi | 20 reg = <0x0 0x00100000 0x0 0xf000>, 21 <0x0 0x0010f000 0x0 0x1000>; 27 reg = <0x0 0x2200000 0x0 0x10000>, 28 <0x0 0x2210000 0x0 0x10000>; 44 reg = <0x0 0x02490000 0x0 0x10000>; 71 snps,burst-map = <0x7>; 85 ranges = <0x02900000 0x0 0x02900000 0x200000>; 90 reg = <0x02930000 0x20000>; 92 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 135 reg = <0x02a41000 0x1000>, [all …]
|
D | tegra194.dtsi | 19 bus@0 { 23 ranges = <0x0 0x0 0x0 0x40000000>; 27 reg = <0x00100000 0xf000>, 28 <0x0010f000 0x1000>; 34 reg = <0x2200000 0x10000>, 35 <0x2210000 0x10000>; 52 reg = <0x02490000 0x10000>; 69 snps,burst-map = <0x7>; 83 ranges = <0x02900000 0x02900000 0x200000>; 89 reg = <0x02930000 0x20000>; [all …]
|
/linux-5.10/arch/arm64/boot/dts/broadcom/stingray/ |
D | stingray.dtsi | 43 #size-cells = <0>; 45 cpu@0 { 48 reg = <0x0 0x0>; 56 reg = <0x0 0x1>; 64 reg = <0x0 0x100>; 72 reg = <0x0 0x101>; 80 reg = <0x0 0x200>; 88 reg = <0x0 0x201>; 96 reg = <0x0 0x300>; 104 reg = <0x0 0x301>; [all …]
|
/linux-5.10/arch/hexagon/kernel/ |
D | vm_init_segtable.S | 16 * Start with mapping PA=0 to both VA=0x0 and VA=0xc000000 as 16MB large pages. 46 /* VA 0x00000000 */ 59 /* VA 0x40000000 */ 68 /* VA 0x80000000 */ 74 /*0xa8*/.word X,X,X,X 77 /*0xa9*/.word BKPG_IO(0xa9000000),BKPG_IO(0xa9000000),BKPG_IO(0xa9000000),BKPG_IO(0xa9000000) 79 /*0xa9*/.word X,X,X,X 81 /*0xaa*/.word X,X,X,X 82 /*0xab*/.word X,X,X,X 83 /*0xac*/.word X,X,X,X [all …]
|
/linux-5.10/arch/arm64/boot/dts/qcom/ |
D | qcs404.dtsi | 22 #clock-cells = <0>; 28 #clock-cells = <0>; 35 #size-cells = <0>; 40 reg = <0x100>; 54 reg = <0x101>; 68 reg = <0x102>; 82 reg = <0x103>; 101 CPU_SLEEP_0: cpu-sleep-0 { 104 arm,psci-suspend-param = <0x40000003>; 158 reg = <0 0x80000000 0 0>; [all …]
|
D | sm8150.dtsi | 28 #clock-cells = <0>; 35 #clock-cells = <0>; 43 #size-cells = <0>; 45 CPU0: cpu@0 { 48 reg = <0x0 0x0>; 51 qcom,freq-domain = <&cpufreq_hw 0>; 65 reg = <0x0 0x100>; 68 qcom,freq-domain = <&cpufreq_hw 0>; 80 reg = <0x0 0x200>; 83 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | msm8916.dtsi | 30 reg = <0 0 0 0>; 39 reg = <0x0 0x86000000 0x0 0x300000>; 44 reg = <0x0 0x86300000 0x0 0x100000>; 49 reg = <0x0 0x86400000 0x0 0x100000>; 54 reg = <0x0 0x86500000 0x0 0x180000>; 59 reg = <0x0 0x86680000 0x0 0x80000>; 65 reg = <0x0 0x86700000 0x0 0xe0000>; 72 reg = <0x0 0x867e0000 0x0 0x20000>; 77 reg = <0x0 0x86800000 0x0 0x2b00000>; 82 reg = <0x0 0x89300000 0x0 0x600000>; [all …]
|
/linux-5.10/drivers/net/ethernet/broadcom/ |
D | tg3.h | 17 #define TG3_64BIT_REG_HIGH 0x00UL 18 #define TG3_64BIT_REG_LOW 0x04UL 21 #define TG3_BDINFO_HOST_ADDR 0x0UL /* 64-bit */ 22 #define TG3_BDINFO_MAXLEN_FLAGS 0x8UL /* 32-bit */ 23 #define BDINFO_FLAGS_USE_EXT_RECV 0x00000001 /* ext rx_buffer_desc */ 24 #define BDINFO_FLAGS_DISABLED 0x00000002 25 #define BDINFO_FLAGS_MAXLEN_MASK 0xffff0000 27 #define TG3_BDINFO_NIC_ADDR 0xcUL /* 32-bit */ 28 #define TG3_BDINFO_SIZE 0x10UL 41 #define TG3PCI_VENDOR 0x00000000 [all …]
|