Searched +full:0 +full:x00000020 (Results 1 – 25 of 914) sorted by relevance
12345678910>>...37
/linux-5.10/Documentation/devicetree/bindings/net/ |
D | altera_tse.txt | 41 - #size-cells: Must be <0>. 56 reg = <0x00000001 0x00000000 0x00000400>, 57 <0x00000001 0x00000460 0x00000020>, 58 <0x00000001 0x00000480 0x00000020>, 59 <0x00000001 0x000004A0 0x00000008>, 60 <0x00000001 0x00000400 0x00000020>, 61 <0x00000001 0x00000420 0x00000020>; 64 interrupts = <0 41 4>, <0 40 4>; 78 #size-cells = <0>; 79 phy0: ethernet-phy@0 { [all …]
|
/linux-5.10/drivers/gpu/drm/etnaviv/ |
D | common.xml.h | 7 http://0x04.net/cgit/index.cgi/rules-ng-ng 8 git clone git://0x04.net/rules-ng-ng 43 #define PIPE_ID_PIPE_3D 0x00000000 44 #define PIPE_ID_PIPE_2D 0x00000001 45 #define SYNC_RECIPIENT_FE 0x00000001 46 #define SYNC_RECIPIENT_RA 0x00000005 47 #define SYNC_RECIPIENT_PE 0x00000007 48 #define SYNC_RECIPIENT_DE 0x0000000b 49 #define SYNC_RECIPIENT_BLT 0x00000010 50 #define ENDIAN_MODE_NO_SWAP 0x00000000 [all …]
|
/linux-5.10/arch/nios2/boot/dts/ |
D | 3c120_devboard.dts | 18 #size-cells = <0>; 20 cpu: cpu@0 { 23 reg = <0x00000000>; 38 altr,reset-addr = <0xc2800000>; 39 altr,fast-tlb-miss-addr = <0xc7fff400>; 40 altr,exception-addr = <0xd0000020>; 46 memory@0 { 48 reg = <0x10000000 0x08000000>, 49 <0x07fff400 0x00000400>; 52 sopc@0 { [all …]
|
D | 10m50_devboard.dts | 16 #size-cells = <0>; 18 cpu: cpu@0 { 21 reg = <0x00000000>; 24 altr,exception-addr = <0xc8000120>; 25 altr,fast-tlb-miss-addr = <0xc0000100>; 32 altr,reset-addr = <0xd4000000>; 46 reg = <0x08000000 0x08000000>, 47 <0x00000000 0x00000400>; 50 sopc0: sopc@0 { 60 reg = <0x18001530 0x00000008>; [all …]
|
/linux-5.10/arch/mips/ath25/ |
D | ar2315_regs.h | 20 #define AR2315_IRQ_MISC (MIPS_CPU_IRQ_BASE + 2) /* C0_CAUSE: 0x0400 */ 21 #define AR2315_IRQ_WLAN0 (MIPS_CPU_IRQ_BASE + 3) /* C0_CAUSE: 0x0800 */ 22 #define AR2315_IRQ_ENET0 (MIPS_CPU_IRQ_BASE + 4) /* C0_CAUSE: 0x1000 */ 23 #define AR2315_IRQ_LCBUS_PCI (MIPS_CPU_IRQ_BASE + 5) /* C0_CAUSE: 0x2000 */ 24 #define AR2315_IRQ_WLAN0_POLL (MIPS_CPU_IRQ_BASE + 6) /* C0_CAUSE: 0x4000 */ 29 #define AR2315_MISC_IRQ_UART0 0 43 #define AR2315_SPI_READ_BASE 0x08000000 /* SPI flash */ 44 #define AR2315_SPI_READ_SIZE 0x01000000 45 #define AR2315_WLAN0_BASE 0x10000000 /* Wireless MMR */ 46 #define AR2315_PCI_BASE 0x10100000 /* PCI MMR */ [all …]
|
/linux-5.10/sound/pci/cs46xx/ |
D | cs46xx.h | 25 #define BA0_HISR 0x00000000 26 #define BA0_HSR0 0x00000004 27 #define BA0_HICR 0x00000008 28 #define BA0_DMSR 0x00000100 29 #define BA0_HSAR 0x00000110 30 #define BA0_HDAR 0x00000114 31 #define BA0_HDMR 0x00000118 32 #define BA0_HDCR 0x0000011C 33 #define BA0_PFMC 0x00000200 34 #define BA0_PFCV1 0x00000204 [all …]
|
/linux-5.10/drivers/net/ethernet/smsc/ |
D | smsc911x.h | 12 #define LAN9115 0x01150000 13 #define LAN9116 0x01160000 14 #define LAN9117 0x01170000 15 #define LAN9118 0x01180000 16 #define LAN9215 0x115A0000 17 #define LAN9216 0x116A0000 18 #define LAN9217 0x117A0000 19 #define LAN9218 0x118A0000 20 #define LAN9210 0x92100000 21 #define LAN9211 0x92110000 [all …]
|
/linux-5.10/drivers/net/ethernet/renesas/ |
D | ravb.h | 38 #define RAVB_TXTSTAMP_VALID 0x00000001 /* TX timestamp valid */ 39 #define RAVB_TXTSTAMP_ENABLED 0x00000010 /* Enable TX timestamping */ 41 #define RAVB_RXTSTAMP_VALID 0x00000001 /* RX timestamp valid */ 42 #define RAVB_RXTSTAMP_TYPE 0x00000006 /* RX type mask */ 43 #define RAVB_RXTSTAMP_TYPE_V2_L2_EVENT 0x00000002 44 #define RAVB_RXTSTAMP_TYPE_ALL 0x00000006 45 #define RAVB_RXTSTAMP_ENABLED 0x00000010 /* Enable RX timestamping */ 49 CCC = 0x0000, 50 DBAT = 0x0004, 51 DLR = 0x0008, [all …]
|
/linux-5.10/drivers/gpu/drm/msm/hdmi/ |
D | hdmi.xml.h | 50 HDCP_KEYS_STATE_NO_KEYS = 0, 61 DDC_WRITE = 0, 66 ACR_NONE = 0, 72 #define REG_HDMI_CTRL 0x00000000 73 #define HDMI_CTRL_ENABLE 0x00000001 74 #define HDMI_CTRL_HDMI 0x00000002 75 #define HDMI_CTRL_ENCRYPTED 0x00000004 77 #define REG_HDMI_AUDIO_PKT_CTRL1 0x00000020 78 #define HDMI_AUDIO_PKT_CTRL1_AUDIO_SAMPLE_SEND 0x00000001 80 #define REG_HDMI_ACR_PKT_CTRL 0x00000024 [all …]
|
/linux-5.10/arch/powerpc/include/asm/ |
D | keylargo.h | 10 /* "Pangea" chipset has keylargo device-id 0x25 while core99 11 * has device-id 0x22. The rev. of the pangea one is 0, so we 12 * fake an artificial rev. in keylargo_rev by oring 0x100 14 #define KL_PANGEA_REV 0x100 17 #define KEYLARGO_MBCR 0x34 /* KL Only, Media bay control/status */ 18 #define KEYLARGO_FCR0 0x38 19 #define KEYLARGO_FCR1 0x3c 20 #define KEYLARGO_FCR2 0x40 21 #define KEYLARGO_FCR3 0x44 22 #define KEYLARGO_FCR4 0x48 [all …]
|
/linux-5.10/drivers/net/wireless/ath/ath5k/ |
D | rfbuffer.h | 108 AR5K_RF_TURBO = 0, 165 #define AR5K_RF5111_RF_TURBO { 1, 3, 0 } 168 #define AR5K_RF5111_OB_2GHZ { 3, 119, 0 } 169 #define AR5K_RF5111_DB_2GHZ { 3, 122, 0 } 171 #define AR5K_RF5111_OB_5GHZ { 3, 104, 0 } 172 #define AR5K_RF5111_DB_5GHZ { 3, 107, 0 } 174 #define AR5K_RF5111_PWD_XPD { 1, 95, 0 } 175 #define AR5K_RF5111_XPD_GAIN { 4, 96, 0 } 181 #define AR5K_RF5111_GAIN_I { 6, 29, 0 } 182 #define AR5K_RF5111_PLO_SEL { 1, 4, 0 } [all …]
|
/linux-5.10/sound/soc/fsl/ |
D | fsl_ssi.h | 15 /* SSI Transmit Data Register 0 */ 16 #define REG_SSI_STX0 0x00 18 #define REG_SSI_STX1 0x04 19 /* SSI Receive Data Register 0 */ 20 #define REG_SSI_SRX0 0x08 22 #define REG_SSI_SRX1 0x0c 24 #define REG_SSI_SCR 0x10 26 #define REG_SSI_SISR 0x14 28 #define REG_SSI_SIER 0x18 30 #define REG_SSI_STCR 0x1c [all …]
|
/linux-5.10/drivers/gpu/drm/nouveau/include/nvhw/class/ |
D | cl827c.h | 28 #define NV827C_SET_PRESENT_CONTROL (0x00000084) 30 #define NV827C_SET_PRESENT_CONTROL_BEGIN_MODE_NON_TEARING (0x00000000) 31 #define NV827C_SET_PRESENT_CONTROL_BEGIN_MODE_IMMEDIATE (0x00000001) 32 #define NV827C_SET_PRESENT_CONTROL_BEGIN_MODE_ON_LINE (0x00000002) 36 #define NV827C_SET_CONTEXT_DMAS_ISO(b) (0x000000C0 + (b)*0… 37 #define NV827C_SET_CONTEXT_DMAS_ISO_HANDLE 31:0 38 #define NV827C_SET_PROCESSING (0x00000110) 39 #define NV827C_SET_PROCESSING_USE_GAIN_OFS 0:0 40 #define NV827C_SET_PROCESSING_USE_GAIN_OFS_DISABLE (0x00000000) 41 #define NV827C_SET_PROCESSING_USE_GAIN_OFS_ENABLE (0x00000001) [all …]
|
D | cl507c.h | 27 #define NV_DISP_BASE_NOTIFIER_1 0x00000000 28 #define NV_DISP_BASE_NOTIFIER_1_SIZEOF 0x00000004 29 #define NV_DISP_BASE_NOTIFIER_1__0 0x00000000 30 #define NV_DISP_BASE_NOTIFIER_1__0_PRESENTATION_COUNT 15:0 33 #define NV_DISP_BASE_NOTIFIER_1__0_STATUS_NOT_BEGUN 0x00000000 34 #define NV_DISP_BASE_NOTIFIER_1__0_STATUS_BEGUN 0x00000001 35 #define NV_DISP_BASE_NOTIFIER_1__0_STATUS_FINISHED 0x00000002 39 #define NV507C_DMA 0x00000000 41 #define NV507C_DMA_OPCODE_METHOD 0x00000000 42 #define NV507C_DMA_OPCODE_JUMP 0x00000001 [all …]
|
D | cl907c.h | 28 #define NV907C_SET_PRESENT_CONTROL (0x00000084) 30 #define NV907C_SET_PRESENT_CONTROL_BEGIN_MODE_NON_TEARING (0x00000000) 31 #define NV907C_SET_PRESENT_CONTROL_BEGIN_MODE_IMMEDIATE (0x00000001) 32 #define NV907C_SET_PRESENT_CONTROL_BEGIN_MODE_ON_LINE (0x00000002) 33 #define NV907C_SET_PRESENT_CONTROL_BEGIN_MODE_AT_FRAME (0x00000003) 35 #define NV907C_SET_PRESENT_CONTROL_TIMESTAMP_MODE_DISABLE (0x00000000) 36 #define NV907C_SET_PRESENT_CONTROL_TIMESTAMP_MODE_ENABLE (0x00000001) 40 #define NV907C_SET_CONTEXT_DMAS_ISO(b) (0x000000C0 + (b)*0… 41 #define NV907C_SET_CONTEXT_DMAS_ISO_HANDLE 31:0 42 #define NV907C_SET_BASE_LUT_LO (0x000000E0) [all …]
|
/linux-5.10/arch/openrisc/include/asm/ |
D | spr_defs.h | 24 #define MAX_SPRS (0x10000) 27 #define SPRGROUP_SYS (0 << MAX_SPRS_PER_GRP_BITS) 41 #define SPR_VR (SPRGROUP_SYS + 0) 70 #define SPR_DMMUCR (SPRGROUP_DMMU + 0) 72 #define SPR_DTLBMR_BASE(WAY) (SPRGROUP_DMMU + 0x200 + (WAY) * 0x100) 73 #define SPR_DTLBMR_LAST(WAY) (SPRGROUP_DMMU + 0x27f + (WAY) * 0x100) 74 #define SPR_DTLBTR_BASE(WAY) (SPRGROUP_DMMU + 0x280 + (WAY) * 0x100) 75 #define SPR_DTLBTR_LAST(WAY) (SPRGROUP_DMMU + 0x2ff + (WAY) * 0x100) 78 #define SPR_IMMUCR (SPRGROUP_IMMU + 0) 80 #define SPR_ITLBMR_BASE(WAY) (SPRGROUP_IMMU + 0x200 + (WAY) * 0x100) [all …]
|
/linux-5.10/drivers/media/platform/qcom/venus/ |
D | hfi_helper.h | 9 #define HFI_DOMAIN_BASE_COMMON 0 11 #define HFI_DOMAIN_BASE_VDEC 0x1000000 12 #define HFI_DOMAIN_BASE_VENC 0x2000000 13 #define HFI_DOMAIN_BASE_VPE 0x3000000 15 #define HFI_VIDEO_ARCH_OX 0x1 17 #define HFI_ARCH_COMMON_OFFSET 0 18 #define HFI_ARCH_OX_OFFSET 0x200000 20 #define HFI_OX_BASE 0x1000000 22 #define HFI_CMD_START_OFFSET 0x10000 23 #define HFI_MSG_START_OFFSET 0x20000 [all …]
|
/linux-5.10/drivers/video/fbdev/mb862xx/ |
D | mb862xx_reg.h | 9 #define MB862XX_MMIO_BASE 0x01fc0000 10 #define MB862XX_MMIO_HIGH_BASE 0x03fc0000 11 #define MB862XX_I2C_BASE 0x0000c000 12 #define MB862XX_DISP_BASE 0x00010000 13 #define MB862XX_CAP_BASE 0x00018000 14 #define MB862XX_DRAW_BASE 0x00030000 15 #define MB862XX_GEO_BASE 0x00038000 16 #define MB862XX_PIO_BASE 0x00038000 17 #define MB862XX_MMIO_SIZE 0x40000 20 #define GC_IST 0x00000020 [all …]
|
/linux-5.10/drivers/clocksource/ |
D | timer-u300.c | 36 #define U300_TIMER_APP_ROST (0x0000) 37 #define U300_TIMER_APP_ROST_TIMER_RESET (0x00000000) 39 #define U300_TIMER_APP_EOST (0x0004) 40 #define U300_TIMER_APP_EOST_TIMER_ENABLE (0x00000000) 42 #define U300_TIMER_APP_DOST (0x0008) 43 #define U300_TIMER_APP_DOST_TIMER_DISABLE (0x00000000) 45 #define U300_TIMER_APP_SOSTM (0x000c) 46 #define U300_TIMER_APP_SOSTM_MODE_CONTINUOUS (0x00000000) 47 #define U300_TIMER_APP_SOSTM_MODE_ONE_SHOT (0x00000001) 49 #define U300_TIMER_APP_OSTS (0x0010) [all …]
|
/linux-5.10/drivers/pcmcia/ |
D | yenta_socket.h | 7 #define CB_SOCKET_EVENT 0x00 8 #define CB_CSTSEVENT 0x00000001 /* Card status event */ 9 #define CB_CD1EVENT 0x00000002 /* Card detect 1 change event */ 10 #define CB_CD2EVENT 0x00000004 /* Card detect 2 change event */ 11 #define CB_PWREVENT 0x00000008 /* PWRCYCLE change event */ 13 #define CB_SOCKET_MASK 0x04 14 #define CB_CSTSMASK 0x00000001 /* Card status mask */ 15 #define CB_CDMASK 0x00000006 /* Card detect 1&2 mask */ 16 #define CB_PWRMASK 0x00000008 /* PWRCYCLE change mask */ 18 #define CB_SOCKET_STATE 0x08 [all …]
|
/linux-5.10/drivers/gpu/drm/msm/edp/ |
D | edp.xml.h | 50 EDP_6BIT = 0, 58 EDP_RGB = 0, 63 #define REG_EDP_MAINLINK_CTRL 0x00000004 64 #define EDP_MAINLINK_CTRL_ENABLE 0x00000001 65 #define EDP_MAINLINK_CTRL_RESET 0x00000002 67 #define REG_EDP_STATE_CTRL 0x00000008 68 #define EDP_STATE_CTRL_TRAIN_PATTERN_1 0x00000001 69 #define EDP_STATE_CTRL_TRAIN_PATTERN_2 0x00000002 70 #define EDP_STATE_CTRL_TRAIN_PATTERN_3 0x00000004 71 #define EDP_STATE_CTRL_SYMBOL_ERR_RATE_MEAS 0x00000008 [all …]
|
/linux-5.10/sound/pci/vx222/ |
D | vx222.h | 32 #define VX2_AKM_LEVEL_MAX 0x93 38 #define VX_RESET_DMA_REGISTER_OFFSET 0x00000008 41 #define VX_INTCSR_VALUE 0x00000001 42 #define VX_PCI_INTERRUPT_MASK 0x00000040 44 /* Constants used to access the CDSP register (0x20). */ 45 #define VX_CDSP_TEST1_MASK 0x00000080 46 #define VX_CDSP_TOR1_MASK 0x00000040 47 #define VX_CDSP_TOR2_MASK 0x00000020 48 #define VX_CDSP_RESERVED0_0_MASK 0x00000010 49 #define VX_CDSP_CODEC_RESET_MASK 0x00000008 [all …]
|
/linux-5.10/arch/powerpc/boot/dts/ |
D | amigaone.dts | 20 #size-cells = <0>; 22 cpu@0 { 24 reg = <0>; 29 timebase-frequency = <0>; // 33.3 MHz, from U-boot 30 clock-frequency = <0>; // From U-boot 31 bus-frequency = <0>; // From U-boot 37 reg = <0 0>; // From U-boot 44 bus-range = <0 0xff>; 45 ranges = <0x01000000 0 0x00000000 0xfe000000 0 0x00c00000 // PCI I/O 46 0x02000000 0 0x80000000 0x80000000 0 0x7d000000 // PCI memory [all …]
|
/linux-5.10/arch/mips/include/asm/txx9/ |
D | tx4927pcic.h | 87 #define TX4927_PCIC_G2PSTATUS_ALL 0x00000003 88 #define TX4927_PCIC_G2PSTATUS_TTOE 0x00000002 89 #define TX4927_PCIC_G2PSTATUS_RTOE 0x00000001 92 #define TX4927_PCIC_PCISTATUS_ALL 0x0000f900 95 #define TX4927_PCIC_PBACFG_FIXPA 0x00000008 96 #define TX4927_PCIC_PBACFG_RPBA 0x00000004 97 #define TX4927_PCIC_PBACFG_PBAEN 0x00000002 98 #define TX4927_PCIC_PBACFG_BMCEN 0x00000001 101 #define TX4927_PCIC_PBASTATUS_ALL 0x00000001 102 #define TX4927_PCIC_PBASTATUS_BM 0x00000001 [all …]
|
/linux-5.10/drivers/gpu/drm/msm/dp/ |
D | dp_reg.h | 10 #define REG_DP_HW_VERSION (0x00000000) 12 #define REG_DP_SW_RESET (0x00000010) 13 #define DP_SW_RESET (0x00000001) 15 #define REG_DP_PHY_CTRL (0x00000014) 16 #define DP_PHY_CTRL_SW_RESET_PLL (0x00000001) 17 #define DP_PHY_CTRL_SW_RESET (0x00000004) 19 #define REG_DP_CLK_CTRL (0x00000018) 20 #define REG_DP_CLK_ACTIVE (0x0000001C) 21 #define REG_DP_INTR_STATUS (0x00000020) 22 #define REG_DP_INTR_STATUS2 (0x00000024) [all …]
|
12345678910>>...37