1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2 /*
3 * Copyright (c) 2020 Rockchip Electronics Co., Ltd.
4 * Author: Andy Yan <andy.yan@rock-chips.com>
5 */
6 #include <linux/bitfield.h>
7 #include <linux/clk.h>
8 #include <linux/component.h>
9 #include <linux/delay.h>
10 #include <linux/iopoll.h>
11 #include <linux/kernel.h>
12 #include <linux/media-bus-format.h>
13 #include <linux/mfd/syscon.h>
14 #include <linux/module.h>
15 #include <linux/of.h>
16 #include <linux/of_graph.h>
17 #include <linux/platform_device.h>
18 #include <linux/pm_runtime.h>
19 #include <linux/regmap.h>
20 #include <linux/swab.h>
21
22 #include <drm/drm.h>
23 #include <drm/drm_atomic.h>
24 #include <drm/drm_atomic_uapi.h>
25 #include <drm/drm_blend.h>
26 #include <drm/drm_crtc.h>
27 #include <linux/debugfs.h>
28 #include <drm/drm_debugfs.h>
29 #include <drm/drm_flip_work.h>
30 #include <drm/drm_framebuffer.h>
31 #include <drm/drm_gem_framebuffer_helper.h>
32 #include <drm/drm_probe_helper.h>
33 #include <drm/drm_vblank.h>
34
35 #include <uapi/linux/videodev2.h>
36
37 #include "rockchip_drm_gem.h"
38 #include "rockchip_drm_vop2.h"
39 #include "rockchip_rgb.h"
40
41 /*
42 * VOP2 architecture
43 *
44 +----------+ +-------------+ +-----------+
45 | Cluster | | Sel 1 from 6| | 1 from 3 |
46 | window0 | | Layer0 | | RGB |
47 +----------+ +-------------+ +---------------+ +-------------+ +-----------+
48 +----------+ +-------------+ |N from 6 layers| | |
49 | Cluster | | Sel 1 from 6| | Overlay0 +--->| Video Port0 | +-----------+
50 | window1 | | Layer1 | | | | | | 1 from 3 |
51 +----------+ +-------------+ +---------------+ +-------------+ | LVDS |
52 +----------+ +-------------+ +-----------+
53 | Esmart | | Sel 1 from 6|
54 | window0 | | Layer2 | +---------------+ +-------------+ +-----------+
55 +----------+ +-------------+ |N from 6 Layers| | | +--> | 1 from 3 |
56 +----------+ +-------------+ --------> | Overlay1 +--->| Video Port1 | | MIPI |
57 | Esmart | | Sel 1 from 6| --------> | | | | +-----------+
58 | Window1 | | Layer3 | +---------------+ +-------------+
59 +----------+ +-------------+ +-----------+
60 +----------+ +-------------+ | 1 from 3 |
61 | Smart | | Sel 1 from 6| +---------------+ +-------------+ | HDMI |
62 | Window0 | | Layer4 | |N from 6 Layers| | | +-----------+
63 +----------+ +-------------+ | Overlay2 +--->| Video Port2 |
64 +----------+ +-------------+ | | | | +-----------+
65 | Smart | | Sel 1 from 6| +---------------+ +-------------+ | 1 from 3 |
66 | Window1 | | Layer5 | | eDP |
67 +----------+ +-------------+ +-----------+
68 *
69 */
70
71 enum vop2_data_format {
72 VOP2_FMT_ARGB8888 = 0,
73 VOP2_FMT_RGB888,
74 VOP2_FMT_RGB565,
75 VOP2_FMT_XRGB101010,
76 VOP2_FMT_YUV420SP,
77 VOP2_FMT_YUV422SP,
78 VOP2_FMT_YUV444SP,
79 VOP2_FMT_YUYV422 = 8,
80 VOP2_FMT_YUYV420,
81 VOP2_FMT_VYUY422,
82 VOP2_FMT_VYUY420,
83 VOP2_FMT_YUV420SP_TILE_8x4 = 0x10,
84 VOP2_FMT_YUV420SP_TILE_16x2,
85 VOP2_FMT_YUV422SP_TILE_8x4,
86 VOP2_FMT_YUV422SP_TILE_16x2,
87 VOP2_FMT_YUV420SP_10,
88 VOP2_FMT_YUV422SP_10,
89 VOP2_FMT_YUV444SP_10,
90 };
91
92 enum vop2_afbc_format {
93 VOP2_AFBC_FMT_RGB565,
94 VOP2_AFBC_FMT_ARGB2101010 = 2,
95 VOP2_AFBC_FMT_YUV420_10BIT,
96 VOP2_AFBC_FMT_RGB888,
97 VOP2_AFBC_FMT_ARGB8888,
98 VOP2_AFBC_FMT_YUV420 = 9,
99 VOP2_AFBC_FMT_YUV422 = 0xb,
100 VOP2_AFBC_FMT_YUV422_10BIT = 0xe,
101 VOP2_AFBC_FMT_INVALID = -1,
102 };
103
104 #define VOP2_MAX_DCLK_RATE 600000000
105
106 /*
107 * bus-format types.
108 */
109 struct drm_bus_format_enum_list {
110 int type;
111 const char *name;
112 };
113
114 static const struct drm_bus_format_enum_list drm_bus_format_enum_list[] = {
115 { DRM_MODE_CONNECTOR_Unknown, "Unknown" },
116 { MEDIA_BUS_FMT_RGB565_1X16, "RGB565_1X16" },
117 { MEDIA_BUS_FMT_RGB666_1X18, "RGB666_1X18" },
118 { MEDIA_BUS_FMT_RGB666_1X24_CPADHI, "RGB666_1X24_CPADHI" },
119 { MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, "RGB666_1X7X3_SPWG" },
120 { MEDIA_BUS_FMT_YUV8_1X24, "YUV8_1X24" },
121 { MEDIA_BUS_FMT_UYYVYY8_0_5X24, "UYYVYY8_0_5X24" },
122 { MEDIA_BUS_FMT_YUV10_1X30, "YUV10_1X30" },
123 { MEDIA_BUS_FMT_UYYVYY10_0_5X30, "UYYVYY10_0_5X30" },
124 { MEDIA_BUS_FMT_RGB888_3X8, "RGB888_3X8" },
125 { MEDIA_BUS_FMT_RGB888_1X24, "RGB888_1X24" },
126 { MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, "RGB888_1X7X4_SPWG" },
127 { MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, "RGB888_1X7X4_JEIDA" },
128 { MEDIA_BUS_FMT_UYVY8_2X8, "UYVY8_2X8" },
129 { MEDIA_BUS_FMT_YUYV8_1X16, "YUYV8_1X16" },
130 { MEDIA_BUS_FMT_UYVY8_1X16, "UYVY8_1X16" },
131 { MEDIA_BUS_FMT_RGB101010_1X30, "RGB101010_1X30" },
132 { MEDIA_BUS_FMT_YUYV10_1X20, "YUYV10_1X20" },
133 };
134
DRM_ENUM_NAME_FN(drm_get_bus_format_name,drm_bus_format_enum_list)135 static DRM_ENUM_NAME_FN(drm_get_bus_format_name, drm_bus_format_enum_list)
136
137 static const struct regmap_config vop2_regmap_config;
138
139 static void vop2_lock(struct vop2 *vop2)
140 {
141 mutex_lock(&vop2->vop2_lock);
142 }
143
vop2_unlock(struct vop2 * vop2)144 static void vop2_unlock(struct vop2 *vop2)
145 {
146 mutex_unlock(&vop2->vop2_lock);
147 }
148
149 /*
150 * Note:
151 * The write mask function is documented but missing on rk3566/8, writes
152 * to these bits have no effect. For newer soc(rk3588 and following) the
153 * write mask is needed for register writes.
154 *
155 * GLB_CFG_DONE_EN has no write mask bit.
156 *
157 */
vop2_cfg_done(struct vop2_video_port * vp)158 static void vop2_cfg_done(struct vop2_video_port *vp)
159 {
160 struct vop2 *vop2 = vp->vop2;
161 u32 val = RK3568_REG_CFG_DONE__GLB_CFG_DONE_EN;
162
163 val |= BIT(vp->id) | (BIT(vp->id) << 16);
164
165 regmap_set_bits(vop2->map, RK3568_REG_CFG_DONE, val);
166 }
167
vop2_win_disable(struct vop2_win * win)168 static void vop2_win_disable(struct vop2_win *win)
169 {
170 vop2_win_write(win, VOP2_WIN_ENABLE, 0);
171
172 if (vop2_cluster_window(win))
173 vop2_win_write(win, VOP2_WIN_CLUSTER_ENABLE, 0);
174 }
175
vop2_get_bpp(const struct drm_format_info * format)176 static u32 vop2_get_bpp(const struct drm_format_info *format)
177 {
178 switch (format->format) {
179 case DRM_FORMAT_YUV420_8BIT:
180 return 12;
181 case DRM_FORMAT_YUV420_10BIT:
182 return 15;
183 case DRM_FORMAT_VUY101010:
184 return 30;
185 default:
186 return drm_format_info_bpp(format, 0);
187 }
188 }
189
vop2_convert_format(u32 format)190 static enum vop2_data_format vop2_convert_format(u32 format)
191 {
192 switch (format) {
193 case DRM_FORMAT_XRGB2101010:
194 case DRM_FORMAT_ARGB2101010:
195 case DRM_FORMAT_XBGR2101010:
196 case DRM_FORMAT_ABGR2101010:
197 return VOP2_FMT_XRGB101010;
198 case DRM_FORMAT_XRGB8888:
199 case DRM_FORMAT_ARGB8888:
200 case DRM_FORMAT_XBGR8888:
201 case DRM_FORMAT_ABGR8888:
202 return VOP2_FMT_ARGB8888;
203 case DRM_FORMAT_RGB888:
204 case DRM_FORMAT_BGR888:
205 return VOP2_FMT_RGB888;
206 case DRM_FORMAT_RGB565:
207 case DRM_FORMAT_BGR565:
208 return VOP2_FMT_RGB565;
209 case DRM_FORMAT_NV12:
210 case DRM_FORMAT_NV21:
211 case DRM_FORMAT_YUV420_8BIT:
212 return VOP2_FMT_YUV420SP;
213 case DRM_FORMAT_NV15:
214 case DRM_FORMAT_YUV420_10BIT:
215 return VOP2_FMT_YUV420SP_10;
216 case DRM_FORMAT_NV16:
217 case DRM_FORMAT_NV61:
218 return VOP2_FMT_YUV422SP;
219 case DRM_FORMAT_NV20:
220 case DRM_FORMAT_Y210:
221 return VOP2_FMT_YUV422SP_10;
222 case DRM_FORMAT_NV24:
223 case DRM_FORMAT_NV42:
224 return VOP2_FMT_YUV444SP;
225 case DRM_FORMAT_NV30:
226 return VOP2_FMT_YUV444SP_10;
227 case DRM_FORMAT_YUYV:
228 case DRM_FORMAT_YVYU:
229 return VOP2_FMT_VYUY422;
230 case DRM_FORMAT_VYUY:
231 case DRM_FORMAT_UYVY:
232 return VOP2_FMT_YUYV422;
233 default:
234 DRM_ERROR("unsupported format[%08x]\n", format);
235 return -EINVAL;
236 }
237 }
238
vop2_convert_afbc_format(u32 format)239 static enum vop2_afbc_format vop2_convert_afbc_format(u32 format)
240 {
241 switch (format) {
242 case DRM_FORMAT_XRGB2101010:
243 case DRM_FORMAT_ARGB2101010:
244 case DRM_FORMAT_XBGR2101010:
245 case DRM_FORMAT_ABGR2101010:
246 return VOP2_AFBC_FMT_ARGB2101010;
247 case DRM_FORMAT_XRGB8888:
248 case DRM_FORMAT_ARGB8888:
249 case DRM_FORMAT_XBGR8888:
250 case DRM_FORMAT_ABGR8888:
251 return VOP2_AFBC_FMT_ARGB8888;
252 case DRM_FORMAT_RGB888:
253 case DRM_FORMAT_BGR888:
254 return VOP2_AFBC_FMT_RGB888;
255 case DRM_FORMAT_RGB565:
256 case DRM_FORMAT_BGR565:
257 return VOP2_AFBC_FMT_RGB565;
258 case DRM_FORMAT_YUV420_8BIT:
259 return VOP2_AFBC_FMT_YUV420;
260 case DRM_FORMAT_YUV420_10BIT:
261 return VOP2_AFBC_FMT_YUV420_10BIT;
262 case DRM_FORMAT_YVYU:
263 case DRM_FORMAT_YUYV:
264 case DRM_FORMAT_VYUY:
265 case DRM_FORMAT_UYVY:
266 return VOP2_AFBC_FMT_YUV422;
267 case DRM_FORMAT_Y210:
268 return VOP2_AFBC_FMT_YUV422_10BIT;
269 default:
270 return VOP2_AFBC_FMT_INVALID;
271 }
272
273 return VOP2_AFBC_FMT_INVALID;
274 }
275
vop2_win_rb_swap(u32 format)276 static bool vop2_win_rb_swap(u32 format)
277 {
278 switch (format) {
279 case DRM_FORMAT_XBGR2101010:
280 case DRM_FORMAT_ABGR2101010:
281 case DRM_FORMAT_XBGR8888:
282 case DRM_FORMAT_ABGR8888:
283 case DRM_FORMAT_BGR888:
284 case DRM_FORMAT_BGR565:
285 return true;
286 default:
287 return false;
288 }
289 }
290
vop2_afbc_uv_swap(u32 format)291 static bool vop2_afbc_uv_swap(u32 format)
292 {
293 switch (format) {
294 case DRM_FORMAT_YUYV:
295 case DRM_FORMAT_Y210:
296 case DRM_FORMAT_YUV420_8BIT:
297 case DRM_FORMAT_YUV420_10BIT:
298 return true;
299 default:
300 return false;
301 }
302 }
303
vop2_win_uv_swap(u32 format)304 static bool vop2_win_uv_swap(u32 format)
305 {
306 switch (format) {
307 case DRM_FORMAT_NV12:
308 case DRM_FORMAT_NV16:
309 case DRM_FORMAT_NV24:
310 case DRM_FORMAT_NV15:
311 case DRM_FORMAT_NV20:
312 case DRM_FORMAT_NV30:
313 case DRM_FORMAT_YUYV:
314 case DRM_FORMAT_UYVY:
315 return true;
316 default:
317 return false;
318 }
319 }
320
vop2_win_dither_up(u32 format)321 static bool vop2_win_dither_up(u32 format)
322 {
323 switch (format) {
324 case DRM_FORMAT_BGR565:
325 case DRM_FORMAT_RGB565:
326 return true;
327 default:
328 return false;
329 }
330 }
331
vop2_output_uv_swap(u32 bus_format,u32 output_mode)332 static bool vop2_output_uv_swap(u32 bus_format, u32 output_mode)
333 {
334 /*
335 * FIXME:
336 *
337 * There is no media type for YUV444 output,
338 * so when out_mode is AAAA or P888, assume output is YUV444 on
339 * yuv format.
340 *
341 * From H/W testing, YUV444 mode need a rb swap.
342 */
343 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
344 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
345 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
346 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
347 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
348 bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
349 (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
350 output_mode == ROCKCHIP_OUT_MODE_P888)))
351 return true;
352 else
353 return false;
354 }
355
vop2_output_rg_swap(struct vop2 * vop2,u32 bus_format)356 static bool vop2_output_rg_swap(struct vop2 *vop2, u32 bus_format)
357 {
358 if (vop2->version == VOP_VERSION_RK3588) {
359 if (bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
360 bus_format == MEDIA_BUS_FMT_YUV10_1X30)
361 return true;
362 }
363
364 return false;
365 }
366
is_yuv_output(u32 bus_format)367 static bool is_yuv_output(u32 bus_format)
368 {
369 switch (bus_format) {
370 case MEDIA_BUS_FMT_YUV8_1X24:
371 case MEDIA_BUS_FMT_YUV10_1X30:
372 case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
373 case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
374 case MEDIA_BUS_FMT_YUYV8_2X8:
375 case MEDIA_BUS_FMT_YVYU8_2X8:
376 case MEDIA_BUS_FMT_UYVY8_2X8:
377 case MEDIA_BUS_FMT_VYUY8_2X8:
378 case MEDIA_BUS_FMT_YUYV8_1X16:
379 case MEDIA_BUS_FMT_YVYU8_1X16:
380 case MEDIA_BUS_FMT_UYVY8_1X16:
381 case MEDIA_BUS_FMT_VYUY8_1X16:
382 return true;
383 default:
384 return false;
385 }
386 }
387
rockchip_afbc(struct drm_plane * plane,u64 modifier)388 static bool rockchip_afbc(struct drm_plane *plane, u64 modifier)
389 {
390 int i;
391
392 if (modifier == DRM_FORMAT_MOD_LINEAR)
393 return false;
394
395 for (i = 0 ; i < plane->modifier_count; i++)
396 if (plane->modifiers[i] == modifier)
397 return true;
398
399 return false;
400 }
401
rockchip_vop2_mod_supported(struct drm_plane * plane,u32 format,u64 modifier)402 static bool rockchip_vop2_mod_supported(struct drm_plane *plane, u32 format,
403 u64 modifier)
404 {
405 struct vop2_win *win = to_vop2_win(plane);
406 struct vop2 *vop2 = win->vop2;
407
408 if (modifier == DRM_FORMAT_MOD_INVALID)
409 return false;
410
411 if (vop2->version == VOP_VERSION_RK3568) {
412 if (vop2_cluster_window(win)) {
413 if (modifier == DRM_FORMAT_MOD_LINEAR) {
414 drm_dbg_kms(vop2->drm,
415 "Cluster window only supports format with afbc\n");
416 return false;
417 }
418 }
419 }
420
421 if (format == DRM_FORMAT_XRGB2101010 || format == DRM_FORMAT_XBGR2101010) {
422 if (vop2->version == VOP_VERSION_RK3588) {
423 if (!rockchip_afbc(plane, modifier)) {
424 drm_dbg_kms(vop2->drm, "Only support 32 bpp format with afbc\n");
425 return false;
426 }
427 }
428 }
429
430 if (modifier == DRM_FORMAT_MOD_LINEAR)
431 return true;
432
433 if (!rockchip_afbc(plane, modifier)) {
434 drm_dbg_kms(vop2->drm, "Unsupported format modifier 0x%llx\n",
435 modifier);
436
437 return false;
438 }
439
440 return vop2_convert_afbc_format(format) >= 0;
441 }
442
443 /*
444 * 0: Full mode, 16 lines for one tail
445 * 1: half block mode, 8 lines one tail
446 */
vop2_half_block_enable(struct drm_plane_state * pstate)447 static bool vop2_half_block_enable(struct drm_plane_state *pstate)
448 {
449 if (pstate->rotation & (DRM_MODE_ROTATE_270 | DRM_MODE_ROTATE_90))
450 return false;
451 else
452 return true;
453 }
454
vop2_afbc_transform_offset(struct drm_plane_state * pstate,bool afbc_half_block_en)455 static u32 vop2_afbc_transform_offset(struct drm_plane_state *pstate,
456 bool afbc_half_block_en)
457 {
458 struct drm_rect *src = &pstate->src;
459 struct drm_framebuffer *fb = pstate->fb;
460 u32 bpp = vop2_get_bpp(fb->format);
461 u32 vir_width = (fb->pitches[0] << 3) / bpp;
462 u32 width = drm_rect_width(src) >> 16;
463 u32 height = drm_rect_height(src) >> 16;
464 u32 act_xoffset = src->x1 >> 16;
465 u32 act_yoffset = src->y1 >> 16;
466 u32 align16_crop = 0;
467 u32 align64_crop = 0;
468 u32 height_tmp;
469 u8 tx, ty;
470 u8 bottom_crop_line_num = 0;
471
472 /* 16 pixel align */
473 if (height & 0xf)
474 align16_crop = 16 - (height & 0xf);
475
476 height_tmp = height + align16_crop;
477
478 /* 64 pixel align */
479 if (height_tmp & 0x3f)
480 align64_crop = 64 - (height_tmp & 0x3f);
481
482 bottom_crop_line_num = align16_crop + align64_crop;
483
484 switch (pstate->rotation &
485 (DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y |
486 DRM_MODE_ROTATE_90 | DRM_MODE_ROTATE_270)) {
487 case DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y:
488 tx = 16 - ((act_xoffset + width) & 0xf);
489 ty = bottom_crop_line_num - act_yoffset;
490 break;
491 case DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_90:
492 tx = bottom_crop_line_num - act_yoffset;
493 ty = vir_width - width - act_xoffset;
494 break;
495 case DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_270:
496 tx = act_yoffset;
497 ty = act_xoffset;
498 break;
499 case DRM_MODE_REFLECT_X:
500 tx = 16 - ((act_xoffset + width) & 0xf);
501 ty = act_yoffset;
502 break;
503 case DRM_MODE_REFLECT_Y:
504 tx = act_xoffset;
505 ty = bottom_crop_line_num - act_yoffset;
506 break;
507 case DRM_MODE_ROTATE_90:
508 tx = bottom_crop_line_num - act_yoffset;
509 ty = act_xoffset;
510 break;
511 case DRM_MODE_ROTATE_270:
512 tx = act_yoffset;
513 ty = vir_width - width - act_xoffset;
514 break;
515 case 0:
516 tx = act_xoffset;
517 ty = act_yoffset;
518 break;
519 }
520
521 if (afbc_half_block_en)
522 ty &= 0x7f;
523
524 #define TRANSFORM_XOFFSET GENMASK(7, 0)
525 #define TRANSFORM_YOFFSET GENMASK(23, 16)
526 return FIELD_PREP(TRANSFORM_XOFFSET, tx) |
527 FIELD_PREP(TRANSFORM_YOFFSET, ty);
528 }
529
530 /*
531 * A Cluster window has 2048 x 16 line buffer, which can
532 * works at 2048 x 16(Full) or 4096 x 8 (Half) mode.
533 * for Cluster_lb_mode register:
534 * 0: half mode, for plane input width range 2048 ~ 4096
535 * 1: half mode, for cluster work at 2 * 2048 plane mode
536 * 2: half mode, for rotate_90/270 mode
537 *
538 */
vop2_get_cluster_lb_mode(struct vop2_win * win,struct drm_plane_state * pstate)539 static int vop2_get_cluster_lb_mode(struct vop2_win *win,
540 struct drm_plane_state *pstate)
541 {
542 if ((pstate->rotation & DRM_MODE_ROTATE_270) ||
543 (pstate->rotation & DRM_MODE_ROTATE_90))
544 return 2;
545 else
546 return 0;
547 }
548
vop2_scale_factor(u32 src,u32 dst)549 static u16 vop2_scale_factor(u32 src, u32 dst)
550 {
551 u32 fac;
552 int shift;
553
554 if (src == dst)
555 return 0;
556
557 if (dst < 2)
558 return U16_MAX;
559
560 if (src < 2)
561 return 0;
562
563 if (src > dst)
564 shift = 12;
565 else
566 shift = 16;
567
568 src--;
569 dst--;
570
571 fac = DIV_ROUND_UP(src << shift, dst) - 1;
572
573 if (fac > U16_MAX)
574 return U16_MAX;
575
576 return fac;
577 }
578
vop2_setup_scale(struct vop2 * vop2,const struct vop2_win * win,u32 src_w,u32 src_h,u32 dst_w,u32 dst_h,u32 pixel_format)579 static void vop2_setup_scale(struct vop2 *vop2, const struct vop2_win *win,
580 u32 src_w, u32 src_h, u32 dst_w,
581 u32 dst_h, u32 pixel_format)
582 {
583 const struct drm_format_info *info;
584 u16 hor_scl_mode, ver_scl_mode;
585 u16 hscl_filter_mode, vscl_filter_mode;
586 uint16_t cbcr_src_w = src_w;
587 uint16_t cbcr_src_h = src_h;
588 u8 gt2 = 0;
589 u8 gt4 = 0;
590 u32 val;
591
592 info = drm_format_info(pixel_format);
593
594 if (src_h >= (4 * dst_h)) {
595 gt4 = 1;
596 src_h >>= 2;
597 } else if (src_h >= (2 * dst_h)) {
598 gt2 = 1;
599 src_h >>= 1;
600 }
601
602 hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
603 ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
604
605 if (hor_scl_mode == SCALE_UP)
606 hscl_filter_mode = VOP2_SCALE_UP_BIC;
607 else
608 hscl_filter_mode = VOP2_SCALE_DOWN_BIL;
609
610 if (ver_scl_mode == SCALE_UP)
611 vscl_filter_mode = VOP2_SCALE_UP_BIL;
612 else
613 vscl_filter_mode = VOP2_SCALE_DOWN_BIL;
614
615 /*
616 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
617 * at scale down mode
618 */
619 if (!(win->data->feature & WIN_FEATURE_AFBDC)) {
620 if ((hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1)) {
621 drm_dbg(vop2->drm, "%s dst_w[%d] should align as 2 pixel\n",
622 win->data->name, dst_w);
623 dst_w++;
624 }
625 }
626
627 val = vop2_scale_factor(src_w, dst_w);
628 vop2_win_write(win, VOP2_WIN_SCALE_YRGB_X, val);
629 val = vop2_scale_factor(src_h, dst_h);
630 vop2_win_write(win, VOP2_WIN_SCALE_YRGB_Y, val);
631
632 vop2_win_write(win, VOP2_WIN_VSD_YRGB_GT4, gt4);
633 vop2_win_write(win, VOP2_WIN_VSD_YRGB_GT2, gt2);
634
635 vop2_win_write(win, VOP2_WIN_YRGB_HOR_SCL_MODE, hor_scl_mode);
636 vop2_win_write(win, VOP2_WIN_YRGB_VER_SCL_MODE, ver_scl_mode);
637
638 if (vop2_cluster_window(win))
639 return;
640
641 vop2_win_write(win, VOP2_WIN_YRGB_HSCL_FILTER_MODE, hscl_filter_mode);
642 vop2_win_write(win, VOP2_WIN_YRGB_VSCL_FILTER_MODE, vscl_filter_mode);
643
644 if (info->is_yuv) {
645 cbcr_src_w /= info->hsub;
646 cbcr_src_h /= info->vsub;
647
648 gt4 = 0;
649 gt2 = 0;
650
651 if (cbcr_src_h >= (4 * dst_h)) {
652 gt4 = 1;
653 cbcr_src_h >>= 2;
654 } else if (cbcr_src_h >= (2 * dst_h)) {
655 gt2 = 1;
656 cbcr_src_h >>= 1;
657 }
658
659 hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
660 ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
661
662 val = vop2_scale_factor(cbcr_src_w, dst_w);
663 vop2_win_write(win, VOP2_WIN_SCALE_CBCR_X, val);
664
665 val = vop2_scale_factor(cbcr_src_h, dst_h);
666 vop2_win_write(win, VOP2_WIN_SCALE_CBCR_Y, val);
667
668 vop2_win_write(win, VOP2_WIN_VSD_CBCR_GT4, gt4);
669 vop2_win_write(win, VOP2_WIN_VSD_CBCR_GT2, gt2);
670 vop2_win_write(win, VOP2_WIN_CBCR_HOR_SCL_MODE, hor_scl_mode);
671 vop2_win_write(win, VOP2_WIN_CBCR_VER_SCL_MODE, ver_scl_mode);
672 vop2_win_write(win, VOP2_WIN_CBCR_HSCL_FILTER_MODE, hscl_filter_mode);
673 vop2_win_write(win, VOP2_WIN_CBCR_VSCL_FILTER_MODE, vscl_filter_mode);
674 }
675 }
676
vop2_convert_csc_mode(int csc_mode)677 static int vop2_convert_csc_mode(int csc_mode)
678 {
679 switch (csc_mode) {
680 case V4L2_COLORSPACE_SMPTE170M:
681 case V4L2_COLORSPACE_470_SYSTEM_M:
682 case V4L2_COLORSPACE_470_SYSTEM_BG:
683 return CSC_BT601L;
684 case V4L2_COLORSPACE_REC709:
685 case V4L2_COLORSPACE_SMPTE240M:
686 case V4L2_COLORSPACE_DEFAULT:
687 return CSC_BT709L;
688 case V4L2_COLORSPACE_JPEG:
689 return CSC_BT601F;
690 case V4L2_COLORSPACE_BT2020:
691 return CSC_BT2020;
692 default:
693 return CSC_BT709L;
694 }
695 }
696
697 /*
698 * colorspace path:
699 * Input Win csc Output
700 * 1. YUV(2020) --> Y2R->2020To709->R2Y --> YUV_OUTPUT(601/709)
701 * RGB --> R2Y __/
702 *
703 * 2. YUV(2020) --> bypasss --> YUV_OUTPUT(2020)
704 * RGB --> 709To2020->R2Y __/
705 *
706 * 3. YUV(2020) --> Y2R->2020To709 --> RGB_OUTPUT(709)
707 * RGB --> R2Y __/
708 *
709 * 4. YUV(601/709)-> Y2R->709To2020->R2Y --> YUV_OUTPUT(2020)
710 * RGB --> 709To2020->R2Y __/
711 *
712 * 5. YUV(601/709)-> bypass --> YUV_OUTPUT(709)
713 * RGB --> R2Y __/
714 *
715 * 6. YUV(601/709)-> bypass --> YUV_OUTPUT(601)
716 * RGB --> R2Y(601) __/
717 *
718 * 7. YUV --> Y2R(709) --> RGB_OUTPUT(709)
719 * RGB --> bypass __/
720 *
721 * 8. RGB --> 709To2020->R2Y --> YUV_OUTPUT(2020)
722 *
723 * 9. RGB --> R2Y(709) --> YUV_OUTPUT(709)
724 *
725 * 10. RGB --> R2Y(601) --> YUV_OUTPUT(601)
726 *
727 * 11. RGB --> bypass --> RGB_OUTPUT(709)
728 */
729
vop2_setup_csc_mode(struct vop2_video_port * vp,struct vop2_win * win,struct drm_plane_state * pstate)730 static void vop2_setup_csc_mode(struct vop2_video_port *vp,
731 struct vop2_win *win,
732 struct drm_plane_state *pstate)
733 {
734 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(vp->crtc.state);
735 int is_input_yuv = pstate->fb->format->is_yuv;
736 int is_output_yuv = is_yuv_output(vcstate->bus_format);
737 int input_csc = V4L2_COLORSPACE_DEFAULT;
738 int output_csc = vcstate->color_space;
739 bool r2y_en, y2r_en;
740 int csc_mode;
741
742 if (is_input_yuv && !is_output_yuv) {
743 y2r_en = true;
744 r2y_en = false;
745 csc_mode = vop2_convert_csc_mode(input_csc);
746 } else if (!is_input_yuv && is_output_yuv) {
747 y2r_en = false;
748 r2y_en = true;
749 csc_mode = vop2_convert_csc_mode(output_csc);
750 } else {
751 y2r_en = false;
752 r2y_en = false;
753 csc_mode = false;
754 }
755
756 vop2_win_write(win, VOP2_WIN_Y2R_EN, y2r_en);
757 vop2_win_write(win, VOP2_WIN_R2Y_EN, r2y_en);
758 vop2_win_write(win, VOP2_WIN_CSC_MODE, csc_mode);
759 }
760
vop2_crtc_enable_irq(struct vop2_video_port * vp,u32 irq)761 static void vop2_crtc_enable_irq(struct vop2_video_port *vp, u32 irq)
762 {
763 struct vop2 *vop2 = vp->vop2;
764
765 vop2_writel(vop2, RK3568_VP_INT_CLR(vp->id), irq << 16 | irq);
766 vop2_writel(vop2, RK3568_VP_INT_EN(vp->id), irq << 16 | irq);
767 }
768
vop2_crtc_disable_irq(struct vop2_video_port * vp,u32 irq)769 static void vop2_crtc_disable_irq(struct vop2_video_port *vp, u32 irq)
770 {
771 struct vop2 *vop2 = vp->vop2;
772
773 vop2_writel(vop2, RK3568_VP_INT_EN(vp->id), irq << 16);
774 }
775
vop2_core_clks_prepare_enable(struct vop2 * vop2)776 static int vop2_core_clks_prepare_enable(struct vop2 *vop2)
777 {
778 int ret;
779
780 ret = clk_prepare_enable(vop2->hclk);
781 if (ret < 0) {
782 drm_err(vop2->drm, "failed to enable hclk - %d\n", ret);
783 return ret;
784 }
785
786 ret = clk_prepare_enable(vop2->aclk);
787 if (ret < 0) {
788 drm_err(vop2->drm, "failed to enable aclk - %d\n", ret);
789 goto err;
790 }
791
792 ret = clk_prepare_enable(vop2->pclk);
793 if (ret < 0) {
794 drm_err(vop2->drm, "failed to enable pclk - %d\n", ret);
795 goto err1;
796 }
797
798 return 0;
799 err1:
800 clk_disable_unprepare(vop2->aclk);
801 err:
802 clk_disable_unprepare(vop2->hclk);
803
804 return ret;
805 }
806
rk3588_vop2_power_domain_enable_all(struct vop2 * vop2)807 static void rk3588_vop2_power_domain_enable_all(struct vop2 *vop2)
808 {
809 u32 pd;
810
811 pd = vop2_readl(vop2, RK3588_SYS_PD_CTRL);
812 pd &= ~(VOP2_PD_CLUSTER0 | VOP2_PD_CLUSTER1 | VOP2_PD_CLUSTER2 |
813 VOP2_PD_CLUSTER3 | VOP2_PD_ESMART);
814
815 vop2_writel(vop2, RK3588_SYS_PD_CTRL, pd);
816 }
817
vop2_enable(struct vop2 * vop2)818 static void vop2_enable(struct vop2 *vop2)
819 {
820 int ret;
821 u32 version;
822
823 ret = pm_runtime_resume_and_get(vop2->dev);
824 if (ret < 0) {
825 drm_err(vop2->drm, "failed to get pm runtime: %d\n", ret);
826 return;
827 }
828
829 ret = vop2_core_clks_prepare_enable(vop2);
830 if (ret) {
831 pm_runtime_put_sync(vop2->dev);
832 return;
833 }
834
835 ret = rockchip_drm_dma_attach_device(vop2->drm, vop2->dev);
836 if (ret) {
837 drm_err(vop2->drm, "failed to attach dma mapping, %d\n", ret);
838 return;
839 }
840
841 version = vop2_readl(vop2, RK3568_VERSION_INFO);
842 if (version != vop2->version) {
843 drm_err(vop2->drm, "Hardware version(0x%08x) mismatch\n", version);
844 return;
845 }
846
847 /*
848 * rk3566 share the same vop version with rk3568, so
849 * we need to use soc_id for identification here.
850 */
851 if (vop2->data->soc_id == 3566)
852 vop2_writel(vop2, RK3568_OTP_WIN_EN, 1);
853
854 if (vop2->version == VOP_VERSION_RK3588)
855 rk3588_vop2_power_domain_enable_all(vop2);
856
857 vop2_writel(vop2, RK3568_REG_CFG_DONE, RK3568_REG_CFG_DONE__GLB_CFG_DONE_EN);
858
859 /*
860 * Disable auto gating, this is a workaround to
861 * avoid display image shift when a window enabled.
862 */
863 regmap_clear_bits(vop2->map, RK3568_SYS_AUTO_GATING_CTRL,
864 RK3568_SYS_AUTO_GATING_CTRL__AUTO_GATING_EN);
865
866 vop2_writel(vop2, RK3568_SYS0_INT_CLR,
867 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR);
868 vop2_writel(vop2, RK3568_SYS0_INT_EN,
869 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR);
870 vop2_writel(vop2, RK3568_SYS1_INT_CLR,
871 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR);
872 vop2_writel(vop2, RK3568_SYS1_INT_EN,
873 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR);
874 }
875
vop2_disable(struct vop2 * vop2)876 static void vop2_disable(struct vop2 *vop2)
877 {
878 rockchip_drm_dma_detach_device(vop2->drm, vop2->dev);
879
880 pm_runtime_put_sync(vop2->dev);
881
882 regcache_drop_region(vop2->map, 0, vop2_regmap_config.max_register);
883
884 clk_disable_unprepare(vop2->pclk);
885 clk_disable_unprepare(vop2->aclk);
886 clk_disable_unprepare(vop2->hclk);
887 }
888
vop2_vp_dsp_lut_is_enabled(struct vop2_video_port * vp)889 static bool vop2_vp_dsp_lut_is_enabled(struct vop2_video_port *vp)
890 {
891 u32 dsp_ctrl = vop2_vp_read(vp, RK3568_VP_DSP_CTRL);
892
893 return dsp_ctrl & RK3568_VP_DSP_CTRL__DSP_LUT_EN;
894 }
895
vop2_vp_dsp_lut_disable(struct vop2_video_port * vp)896 static void vop2_vp_dsp_lut_disable(struct vop2_video_port *vp)
897 {
898 u32 dsp_ctrl = vop2_vp_read(vp, RK3568_VP_DSP_CTRL);
899
900 dsp_ctrl &= ~RK3568_VP_DSP_CTRL__DSP_LUT_EN;
901 vop2_vp_write(vp, RK3568_VP_DSP_CTRL, dsp_ctrl);
902 }
903
vop2_vp_dsp_lut_poll_disabled(struct vop2_video_port * vp)904 static bool vop2_vp_dsp_lut_poll_disabled(struct vop2_video_port *vp)
905 {
906 u32 dsp_ctrl;
907 int ret = readx_poll_timeout(vop2_vp_dsp_lut_is_enabled, vp, dsp_ctrl,
908 !dsp_ctrl, 5, 30 * 1000);
909 if (ret) {
910 drm_err(vp->vop2->drm, "display LUT RAM enable timeout!\n");
911 return false;
912 }
913
914 return true;
915 }
916
vop2_vp_dsp_lut_enable(struct vop2_video_port * vp)917 static void vop2_vp_dsp_lut_enable(struct vop2_video_port *vp)
918 {
919 u32 dsp_ctrl = vop2_vp_read(vp, RK3568_VP_DSP_CTRL);
920
921 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_LUT_EN;
922 vop2_vp_write(vp, RK3568_VP_DSP_CTRL, dsp_ctrl);
923 }
924
vop2_vp_dsp_lut_update_enable(struct vop2_video_port * vp)925 static void vop2_vp_dsp_lut_update_enable(struct vop2_video_port *vp)
926 {
927 u32 dsp_ctrl = vop2_vp_read(vp, RK3568_VP_DSP_CTRL);
928
929 dsp_ctrl |= RK3588_VP_DSP_CTRL__GAMMA_UPDATE_EN;
930 vop2_vp_write(vp, RK3568_VP_DSP_CTRL, dsp_ctrl);
931 }
932
vop2_supports_seamless_gamma_lut_update(struct vop2 * vop2)933 static inline bool vop2_supports_seamless_gamma_lut_update(struct vop2 *vop2)
934 {
935 return vop2->version != VOP_VERSION_RK3568;
936 }
937
vop2_gamma_lut_in_use(struct vop2 * vop2,struct vop2_video_port * vp)938 static bool vop2_gamma_lut_in_use(struct vop2 *vop2, struct vop2_video_port *vp)
939 {
940 const int nr_vps = vop2->data->nr_vps;
941 int gamma_en_vp_id;
942
943 for (gamma_en_vp_id = 0; gamma_en_vp_id < nr_vps; gamma_en_vp_id++)
944 if (vop2_vp_dsp_lut_is_enabled(&vop2->vps[gamma_en_vp_id]))
945 break;
946
947 return gamma_en_vp_id != nr_vps && gamma_en_vp_id != vp->id;
948 }
949
vop2_crtc_atomic_disable(struct drm_crtc * crtc,struct drm_atomic_state * state)950 static void vop2_crtc_atomic_disable(struct drm_crtc *crtc,
951 struct drm_atomic_state *state)
952 {
953 struct vop2_video_port *vp = to_vop2_video_port(crtc);
954 struct vop2 *vop2 = vp->vop2;
955 struct drm_crtc_state *old_crtc_state;
956 int ret;
957
958 vop2_lock(vop2);
959
960 old_crtc_state = drm_atomic_get_old_crtc_state(state, crtc);
961 drm_atomic_helper_disable_planes_on_crtc(old_crtc_state, false);
962
963 drm_crtc_vblank_off(crtc);
964
965 /*
966 * Vop standby will take effect at end of current frame,
967 * if dsp hold valid irq happen, it means standby complete.
968 *
969 * we must wait standby complete when we want to disable aclk,
970 * if not, memory bus maybe dead.
971 */
972 reinit_completion(&vp->dsp_hold_completion);
973
974 vop2_crtc_enable_irq(vp, VP_INT_DSP_HOLD_VALID);
975
976 vop2_vp_write(vp, RK3568_VP_DSP_CTRL, RK3568_VP_DSP_CTRL__STANDBY);
977
978 ret = wait_for_completion_timeout(&vp->dsp_hold_completion,
979 msecs_to_jiffies(50));
980 if (!ret)
981 drm_info(vop2->drm, "wait for vp%d dsp_hold timeout\n", vp->id);
982
983 vop2_crtc_disable_irq(vp, VP_INT_DSP_HOLD_VALID);
984
985 if (vp->dclk_src)
986 clk_set_parent(vp->dclk, vp->dclk_src);
987
988 clk_disable_unprepare(vp->dclk);
989
990 vop2->enable_count--;
991
992 if (!vop2->enable_count)
993 vop2_disable(vop2);
994
995 vop2_unlock(vop2);
996
997 if (crtc->state->event && !crtc->state->active) {
998 spin_lock_irq(&crtc->dev->event_lock);
999 drm_crtc_send_vblank_event(crtc, crtc->state->event);
1000 spin_unlock_irq(&crtc->dev->event_lock);
1001
1002 crtc->state->event = NULL;
1003 }
1004 }
1005
vop2_plane_atomic_check(struct drm_plane * plane,struct drm_atomic_state * astate)1006 static int vop2_plane_atomic_check(struct drm_plane *plane,
1007 struct drm_atomic_state *astate)
1008 {
1009 struct drm_plane_state *pstate = drm_atomic_get_new_plane_state(astate, plane);
1010 struct drm_framebuffer *fb = pstate->fb;
1011 struct drm_crtc *crtc = pstate->crtc;
1012 struct drm_crtc_state *cstate;
1013 struct vop2_video_port *vp;
1014 struct vop2 *vop2;
1015 const struct vop2_data *vop2_data;
1016 struct drm_rect *dest = &pstate->dst;
1017 struct drm_rect *src = &pstate->src;
1018 int min_scale = FRAC_16_16(1, 8);
1019 int max_scale = FRAC_16_16(8, 1);
1020 int format;
1021 int ret;
1022
1023 if (!crtc)
1024 return 0;
1025
1026 vp = to_vop2_video_port(crtc);
1027 vop2 = vp->vop2;
1028 vop2_data = vop2->data;
1029
1030 cstate = drm_atomic_get_existing_crtc_state(pstate->state, crtc);
1031 if (WARN_ON(!cstate))
1032 return -EINVAL;
1033
1034 ret = drm_atomic_helper_check_plane_state(pstate, cstate,
1035 min_scale, max_scale,
1036 true, true);
1037 if (ret)
1038 return ret;
1039
1040 if (!pstate->visible)
1041 return 0;
1042
1043 format = vop2_convert_format(fb->format->format);
1044 if (format < 0)
1045 return format;
1046
1047 if (drm_rect_width(src) >> 16 < 4 || drm_rect_height(src) >> 16 < 4 ||
1048 drm_rect_width(dest) < 4 || drm_rect_width(dest) < 4) {
1049 drm_err(vop2->drm, "Invalid size: %dx%d->%dx%d, min size is 4x4\n",
1050 drm_rect_width(src) >> 16, drm_rect_height(src) >> 16,
1051 drm_rect_width(dest), drm_rect_height(dest));
1052 pstate->visible = false;
1053 return 0;
1054 }
1055
1056 if (drm_rect_width(src) >> 16 > vop2_data->max_input.width ||
1057 drm_rect_height(src) >> 16 > vop2_data->max_input.height) {
1058 drm_err(vop2->drm, "Invalid source: %dx%d. max input: %dx%d\n",
1059 drm_rect_width(src) >> 16,
1060 drm_rect_height(src) >> 16,
1061 vop2_data->max_input.width,
1062 vop2_data->max_input.height);
1063 return -EINVAL;
1064 }
1065
1066 /*
1067 * Src.x1 can be odd when do clip, but yuv plane start point
1068 * need align with 2 pixel.
1069 */
1070 if (fb->format->is_yuv && ((pstate->src.x1 >> 16) % 2)) {
1071 drm_err(vop2->drm, "Invalid Source: Yuv format not support odd xpos\n");
1072 return -EINVAL;
1073 }
1074
1075 return 0;
1076 }
1077
vop2_plane_atomic_disable(struct drm_plane * plane,struct drm_atomic_state * state)1078 static void vop2_plane_atomic_disable(struct drm_plane *plane,
1079 struct drm_atomic_state *state)
1080 {
1081 struct drm_plane_state *old_pstate = NULL;
1082 struct vop2_win *win = to_vop2_win(plane);
1083 struct vop2 *vop2 = win->vop2;
1084
1085 drm_dbg(vop2->drm, "%s disable\n", win->data->name);
1086
1087 if (state)
1088 old_pstate = drm_atomic_get_old_plane_state(state, plane);
1089 if (old_pstate && !old_pstate->crtc)
1090 return;
1091
1092 vop2_win_disable(win);
1093 vop2_win_write(win, VOP2_WIN_YUV_CLIP, 0);
1094 }
1095
1096 /*
1097 * The color key is 10 bit, so all format should
1098 * convert to 10 bit here.
1099 */
vop2_plane_setup_color_key(struct drm_plane * plane,u32 color_key)1100 static void vop2_plane_setup_color_key(struct drm_plane *plane, u32 color_key)
1101 {
1102 struct drm_plane_state *pstate = plane->state;
1103 struct drm_framebuffer *fb = pstate->fb;
1104 struct vop2_win *win = to_vop2_win(plane);
1105 u32 color_key_en = 0;
1106 u32 r = 0;
1107 u32 g = 0;
1108 u32 b = 0;
1109
1110 if (!(color_key & VOP2_COLOR_KEY_MASK) || fb->format->is_yuv) {
1111 vop2_win_write(win, VOP2_WIN_COLOR_KEY_EN, 0);
1112 return;
1113 }
1114
1115 switch (fb->format->format) {
1116 case DRM_FORMAT_RGB565:
1117 case DRM_FORMAT_BGR565:
1118 r = (color_key & 0xf800) >> 11;
1119 g = (color_key & 0x7e0) >> 5;
1120 b = (color_key & 0x1f);
1121 r <<= 5;
1122 g <<= 4;
1123 b <<= 5;
1124 color_key_en = 1;
1125 break;
1126 case DRM_FORMAT_XRGB8888:
1127 case DRM_FORMAT_ARGB8888:
1128 case DRM_FORMAT_XBGR8888:
1129 case DRM_FORMAT_ABGR8888:
1130 case DRM_FORMAT_RGB888:
1131 case DRM_FORMAT_BGR888:
1132 r = (color_key & 0xff0000) >> 16;
1133 g = (color_key & 0xff00) >> 8;
1134 b = (color_key & 0xff);
1135 r <<= 2;
1136 g <<= 2;
1137 b <<= 2;
1138 color_key_en = 1;
1139 break;
1140 }
1141
1142 vop2_win_write(win, VOP2_WIN_COLOR_KEY_EN, color_key_en);
1143 vop2_win_write(win, VOP2_WIN_COLOR_KEY, (r << 20) | (g << 10) | b);
1144 }
1145
vop2_plane_atomic_update(struct drm_plane * plane,struct drm_atomic_state * state)1146 static void vop2_plane_atomic_update(struct drm_plane *plane,
1147 struct drm_atomic_state *state)
1148 {
1149 struct drm_plane_state *pstate = plane->state;
1150 struct drm_crtc *crtc = pstate->crtc;
1151 struct vop2_win *win = to_vop2_win(plane);
1152 struct vop2_video_port *vp = to_vop2_video_port(crtc);
1153 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
1154 struct vop2 *vop2 = win->vop2;
1155 struct drm_framebuffer *fb = pstate->fb;
1156 u32 bpp = vop2_get_bpp(fb->format);
1157 u32 actual_w, actual_h, dsp_w, dsp_h;
1158 u32 act_info, dsp_info;
1159 u32 format;
1160 u32 afbc_format;
1161 u32 rb_swap;
1162 u32 uv_swap;
1163 struct drm_rect *src = &pstate->src;
1164 struct drm_rect *dest = &pstate->dst;
1165 u32 afbc_tile_num;
1166 u32 transform_offset;
1167 bool dither_up;
1168 bool xmirror = pstate->rotation & DRM_MODE_REFLECT_X ? true : false;
1169 bool ymirror = pstate->rotation & DRM_MODE_REFLECT_Y ? true : false;
1170 bool rotate_270 = pstate->rotation & DRM_MODE_ROTATE_270;
1171 bool rotate_90 = pstate->rotation & DRM_MODE_ROTATE_90;
1172 struct rockchip_gem_object *rk_obj;
1173 unsigned long offset;
1174 bool half_block_en;
1175 bool afbc_en;
1176 dma_addr_t yrgb_mst;
1177 dma_addr_t uv_mst;
1178
1179 /*
1180 * can't update plane when vop2 is disabled.
1181 */
1182 if (WARN_ON(!crtc))
1183 return;
1184
1185 if (!pstate->visible) {
1186 vop2_plane_atomic_disable(plane, state);
1187 return;
1188 }
1189
1190 afbc_en = rockchip_afbc(plane, fb->modifier);
1191
1192 offset = (src->x1 >> 16) * fb->format->cpp[0];
1193
1194 /*
1195 * AFBC HDR_PTR must set to the zero offset of the framebuffer.
1196 */
1197 if (afbc_en)
1198 offset = 0;
1199 else if (pstate->rotation & DRM_MODE_REFLECT_Y)
1200 offset += ((src->y2 >> 16) - 1) * fb->pitches[0];
1201 else
1202 offset += (src->y1 >> 16) * fb->pitches[0];
1203
1204 rk_obj = to_rockchip_obj(fb->obj[0]);
1205
1206 yrgb_mst = rk_obj->dma_addr + offset + fb->offsets[0];
1207 if (fb->format->is_yuv) {
1208 int hsub = fb->format->hsub;
1209 int vsub = fb->format->vsub;
1210
1211 offset = (src->x1 >> 16) * fb->format->cpp[1] / hsub;
1212 offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
1213
1214 if ((pstate->rotation & DRM_MODE_REFLECT_Y) && !afbc_en)
1215 offset += fb->pitches[1] * ((pstate->src_h >> 16) - 2) / vsub;
1216
1217 rk_obj = to_rockchip_obj(fb->obj[0]);
1218 uv_mst = rk_obj->dma_addr + offset + fb->offsets[1];
1219 }
1220
1221 actual_w = drm_rect_width(src) >> 16;
1222 actual_h = drm_rect_height(src) >> 16;
1223 dsp_w = drm_rect_width(dest);
1224
1225 if (dest->x1 + dsp_w > adjusted_mode->hdisplay) {
1226 drm_dbg_kms(vop2->drm,
1227 "vp%d %s dest->x1[%d] + dsp_w[%d] exceed mode hdisplay[%d]\n",
1228 vp->id, win->data->name, dest->x1, dsp_w, adjusted_mode->hdisplay);
1229 dsp_w = adjusted_mode->hdisplay - dest->x1;
1230 if (dsp_w < 4)
1231 dsp_w = 4;
1232 actual_w = dsp_w * actual_w / drm_rect_width(dest);
1233 }
1234
1235 dsp_h = drm_rect_height(dest);
1236
1237 if (dest->y1 + dsp_h > adjusted_mode->vdisplay) {
1238 drm_dbg_kms(vop2->drm,
1239 "vp%d %s dest->y1[%d] + dsp_h[%d] exceed mode vdisplay[%d]\n",
1240 vp->id, win->data->name, dest->y1, dsp_h, adjusted_mode->vdisplay);
1241 dsp_h = adjusted_mode->vdisplay - dest->y1;
1242 if (dsp_h < 4)
1243 dsp_h = 4;
1244 actual_h = dsp_h * actual_h / drm_rect_height(dest);
1245 }
1246
1247 /*
1248 * This is workaround solution for IC design:
1249 * esmart can't support scale down when actual_w % 16 == 1.
1250 */
1251 if (!(win->data->feature & WIN_FEATURE_AFBDC)) {
1252 if (actual_w > dsp_w && (actual_w & 0xf) == 1) {
1253 drm_dbg_kms(vop2->drm, "vp%d %s act_w[%d] MODE 16 == 1\n",
1254 vp->id, win->data->name, actual_w);
1255 actual_w -= 1;
1256 }
1257 }
1258
1259 if (afbc_en && actual_w % 4) {
1260 drm_dbg_kms(vop2->drm, "vp%d %s actual_w[%d] not 4 pixel aligned\n",
1261 vp->id, win->data->name, actual_w);
1262 actual_w = ALIGN_DOWN(actual_w, 4);
1263 }
1264
1265 act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
1266 dsp_info = (dsp_h - 1) << 16 | ((dsp_w - 1) & 0xffff);
1267
1268 format = vop2_convert_format(fb->format->format);
1269 half_block_en = vop2_half_block_enable(pstate);
1270
1271 drm_dbg(vop2->drm, "vp%d update %s[%dx%d->%dx%d@%dx%d] fmt[%p4cc_%s] addr[%pad]\n",
1272 vp->id, win->data->name, actual_w, actual_h, dsp_w, dsp_h,
1273 dest->x1, dest->y1,
1274 &fb->format->format,
1275 afbc_en ? "AFBC" : "", &yrgb_mst);
1276
1277 if (vop2->version > VOP_VERSION_RK3568) {
1278 vop2_win_write(win, VOP2_WIN_AXI_BUS_ID, win->data->axi_bus_id);
1279 vop2_win_write(win, VOP2_WIN_AXI_YRGB_R_ID, win->data->axi_yrgb_r_id);
1280 vop2_win_write(win, VOP2_WIN_AXI_UV_R_ID, win->data->axi_uv_r_id);
1281 }
1282
1283 if (vop2->version >= VOP_VERSION_RK3576)
1284 vop2_win_write(win, VOP2_WIN_VP_SEL, vp->id);
1285
1286 if (vop2_cluster_window(win))
1287 vop2_win_write(win, VOP2_WIN_AFBC_HALF_BLOCK_EN, half_block_en);
1288
1289 if (afbc_en) {
1290 u32 stride, block_w;
1291
1292 /* the afbc superblock is 16 x 16 or 32 x 8 */
1293 block_w = fb->modifier & AFBC_FORMAT_MOD_BLOCK_SIZE_32x8 ? 32 : 16;
1294
1295 afbc_format = vop2_convert_afbc_format(fb->format->format);
1296
1297 /* Enable color transform for YTR */
1298 if (fb->modifier & AFBC_FORMAT_MOD_YTR)
1299 afbc_format |= (1 << 4);
1300
1301 afbc_tile_num = ALIGN(actual_w, block_w) / block_w;
1302
1303 /*
1304 * AFBC pic_vir_width is count by pixel, this is different
1305 * with WIN_VIR_STRIDE.
1306 */
1307 stride = (fb->pitches[0] << 3) / bpp;
1308 if ((stride & 0x3f) && (xmirror || rotate_90 || rotate_270))
1309 drm_dbg_kms(vop2->drm, "vp%d %s stride[%d] not 64 pixel aligned\n",
1310 vp->id, win->data->name, stride);
1311
1312 /* It's for head stride, each head size is 16 byte */
1313 stride = ALIGN(stride, block_w) / block_w * 16;
1314
1315 uv_swap = vop2_afbc_uv_swap(fb->format->format);
1316 /*
1317 * This is a workaround for crazy IC design, Cluster
1318 * and Esmart/Smart use different format configuration map:
1319 * YUV420_10BIT: 0x10 for Cluster, 0x14 for Esmart/Smart.
1320 *
1321 * This is one thing we can make the convert simple:
1322 * AFBCD decode all the YUV data to YUV444. So we just
1323 * set all the yuv 10 bit to YUV444_10.
1324 */
1325 if (fb->format->is_yuv && bpp == 10)
1326 format = VOP2_CLUSTER_YUV444_10;
1327
1328 if (vop2_cluster_window(win))
1329 vop2_win_write(win, VOP2_WIN_AFBC_ENABLE, 1);
1330 vop2_win_write(win, VOP2_WIN_AFBC_FORMAT, afbc_format);
1331 vop2_win_write(win, VOP2_WIN_AFBC_UV_SWAP, uv_swap);
1332 /*
1333 * On rk3566/8, this bit is auto gating enable,
1334 * but this function is not work well so we need
1335 * to disable it for these two platform.
1336 * On rk3588, and the following new soc(rk3528/rk3576),
1337 * this bit is gating disable, we should write 1 to
1338 * disable gating when enable afbc.
1339 */
1340 if (vop2->version == VOP_VERSION_RK3568)
1341 vop2_win_write(win, VOP2_WIN_AFBC_AUTO_GATING_EN, 0);
1342 else
1343 vop2_win_write(win, VOP2_WIN_AFBC_AUTO_GATING_EN, 1);
1344
1345 if (fb->modifier & AFBC_FORMAT_MOD_SPLIT)
1346 vop2_win_write(win, VOP2_WIN_AFBC_BLOCK_SPLIT_EN, 1);
1347 else
1348 vop2_win_write(win, VOP2_WIN_AFBC_BLOCK_SPLIT_EN, 0);
1349
1350 if (vop2->version >= VOP_VERSION_RK3576) {
1351 vop2_win_write(win, VOP2_WIN_AFBC_PLD_OFFSET_EN, 1);
1352 vop2_win_write(win, VOP2_WIN_AFBC_PLD_OFFSET, yrgb_mst);
1353 }
1354
1355 transform_offset = vop2_afbc_transform_offset(pstate, half_block_en);
1356 vop2_win_write(win, VOP2_WIN_AFBC_HDR_PTR, yrgb_mst);
1357 vop2_win_write(win, VOP2_WIN_AFBC_PIC_SIZE, act_info);
1358 vop2_win_write(win, VOP2_WIN_TRANSFORM_OFFSET, transform_offset);
1359 vop2_win_write(win, VOP2_WIN_AFBC_PIC_OFFSET, ((src->x1 >> 16) | src->y1));
1360 vop2_win_write(win, VOP2_WIN_AFBC_DSP_OFFSET, (dest->x1 | (dest->y1 << 16)));
1361 vop2_win_write(win, VOP2_WIN_AFBC_PIC_VIR_WIDTH, stride);
1362 vop2_win_write(win, VOP2_WIN_AFBC_TILE_NUM, afbc_tile_num);
1363 vop2_win_write(win, VOP2_WIN_XMIRROR, xmirror);
1364 vop2_win_write(win, VOP2_WIN_AFBC_ROTATE_270, rotate_270);
1365 vop2_win_write(win, VOP2_WIN_AFBC_ROTATE_90, rotate_90);
1366 } else {
1367 if (vop2_cluster_window(win)) {
1368 vop2_win_write(win, VOP2_WIN_AFBC_ENABLE, 0);
1369 vop2_win_write(win, VOP2_WIN_TRANSFORM_OFFSET, 0);
1370 }
1371
1372 vop2_win_write(win, VOP2_WIN_YRGB_VIR, DIV_ROUND_UP(fb->pitches[0], 4));
1373 }
1374
1375 vop2_win_write(win, VOP2_WIN_YMIRROR, ymirror);
1376
1377 if (rotate_90 || rotate_270) {
1378 act_info = swahw32(act_info);
1379 actual_w = drm_rect_height(src) >> 16;
1380 actual_h = drm_rect_width(src) >> 16;
1381 }
1382
1383 vop2_win_write(win, VOP2_WIN_FORMAT, format);
1384 vop2_win_write(win, VOP2_WIN_YRGB_MST, yrgb_mst);
1385
1386 rb_swap = vop2_win_rb_swap(fb->format->format);
1387 vop2_win_write(win, VOP2_WIN_RB_SWAP, rb_swap);
1388 uv_swap = vop2_win_uv_swap(fb->format->format);
1389 vop2_win_write(win, VOP2_WIN_UV_SWAP, uv_swap);
1390
1391 if (fb->format->is_yuv) {
1392 vop2_win_write(win, VOP2_WIN_UV_VIR, DIV_ROUND_UP(fb->pitches[1], 4));
1393 vop2_win_write(win, VOP2_WIN_UV_MST, uv_mst);
1394 }
1395
1396 vop2_setup_scale(vop2, win, actual_w, actual_h, dsp_w, dsp_h, fb->format->format);
1397 if (!vop2_cluster_window(win))
1398 vop2_plane_setup_color_key(plane, 0);
1399 vop2_win_write(win, VOP2_WIN_ACT_INFO, act_info);
1400 vop2_win_write(win, VOP2_WIN_DSP_INFO, dsp_info);
1401 vop2_win_write(win, VOP2_WIN_DSP_ST, dest->y1 << 16 | (dest->x1 & 0xffff));
1402
1403 vop2_setup_csc_mode(vp, win, pstate);
1404
1405 dither_up = vop2_win_dither_up(fb->format->format);
1406 vop2_win_write(win, VOP2_WIN_DITHER_UP, dither_up);
1407
1408 vop2_win_write(win, VOP2_WIN_ENABLE, 1);
1409
1410 if (vop2_cluster_window(win)) {
1411 int lb_mode = vop2_get_cluster_lb_mode(win, pstate);
1412
1413 vop2_win_write(win, VOP2_WIN_CLUSTER_LB_MODE, lb_mode);
1414 vop2_win_write(win, VOP2_WIN_CLUSTER_ENABLE, 1);
1415 }
1416 }
1417
1418 static const struct drm_plane_helper_funcs vop2_plane_helper_funcs = {
1419 .atomic_check = vop2_plane_atomic_check,
1420 .atomic_update = vop2_plane_atomic_update,
1421 .atomic_disable = vop2_plane_atomic_disable,
1422 };
1423
1424 static const struct drm_plane_funcs vop2_plane_funcs = {
1425 .update_plane = drm_atomic_helper_update_plane,
1426 .disable_plane = drm_atomic_helper_disable_plane,
1427 .destroy = drm_plane_cleanup,
1428 .reset = drm_atomic_helper_plane_reset,
1429 .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
1430 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
1431 .format_mod_supported = rockchip_vop2_mod_supported,
1432 };
1433
vop2_crtc_enable_vblank(struct drm_crtc * crtc)1434 static int vop2_crtc_enable_vblank(struct drm_crtc *crtc)
1435 {
1436 struct vop2_video_port *vp = to_vop2_video_port(crtc);
1437
1438 vop2_crtc_enable_irq(vp, VP_INT_FS_FIELD);
1439
1440 return 0;
1441 }
1442
vop2_crtc_disable_vblank(struct drm_crtc * crtc)1443 static void vop2_crtc_disable_vblank(struct drm_crtc *crtc)
1444 {
1445 struct vop2_video_port *vp = to_vop2_video_port(crtc);
1446
1447 vop2_crtc_disable_irq(vp, VP_INT_FS_FIELD);
1448 }
1449
vop2_crtc_mode_fixup(struct drm_crtc * crtc,const struct drm_display_mode * mode,struct drm_display_mode * adj_mode)1450 static bool vop2_crtc_mode_fixup(struct drm_crtc *crtc,
1451 const struct drm_display_mode *mode,
1452 struct drm_display_mode *adj_mode)
1453 {
1454 drm_mode_set_crtcinfo(adj_mode, CRTC_INTERLACE_HALVE_V |
1455 CRTC_STEREO_DOUBLE);
1456
1457 return true;
1458 }
1459
vop2_crtc_write_gamma_lut(struct vop2 * vop2,struct drm_crtc * crtc)1460 static void vop2_crtc_write_gamma_lut(struct vop2 *vop2, struct drm_crtc *crtc)
1461 {
1462 const struct vop2_video_port *vp = to_vop2_video_port(crtc);
1463 const struct vop2_video_port_data *vp_data = &vop2->data->vp[vp->id];
1464 struct drm_color_lut *lut = crtc->state->gamma_lut->data;
1465 unsigned int i, bpc = ilog2(vp_data->gamma_lut_len);
1466 u32 word;
1467
1468 for (i = 0; i < crtc->gamma_size; i++) {
1469 word = (drm_color_lut_extract(lut[i].blue, bpc) << (2 * bpc)) |
1470 (drm_color_lut_extract(lut[i].green, bpc) << bpc) |
1471 drm_color_lut_extract(lut[i].red, bpc);
1472
1473 writel(word, vop2->lut_regs + i * 4);
1474 }
1475 }
1476
vop2_crtc_atomic_set_gamma_seamless(struct vop2 * vop2,struct vop2_video_port * vp,struct drm_crtc * crtc)1477 static void vop2_crtc_atomic_set_gamma_seamless(struct vop2 *vop2,
1478 struct vop2_video_port *vp,
1479 struct drm_crtc *crtc)
1480 {
1481 vop2_writel(vop2, RK3568_LUT_PORT_SEL,
1482 FIELD_PREP(RK3588_LUT_PORT_SEL__GAMMA_AHB_WRITE_SEL, vp->id));
1483 vop2_vp_dsp_lut_enable(vp);
1484 vop2_crtc_write_gamma_lut(vop2, crtc);
1485 vop2_vp_dsp_lut_update_enable(vp);
1486 }
1487
vop2_crtc_atomic_set_gamma_rk356x(struct vop2 * vop2,struct vop2_video_port * vp,struct drm_crtc * crtc)1488 static void vop2_crtc_atomic_set_gamma_rk356x(struct vop2 *vop2,
1489 struct vop2_video_port *vp,
1490 struct drm_crtc *crtc)
1491 {
1492 vop2_vp_dsp_lut_disable(vp);
1493 vop2_cfg_done(vp);
1494 if (!vop2_vp_dsp_lut_poll_disabled(vp))
1495 return;
1496
1497 vop2_writel(vop2, RK3568_LUT_PORT_SEL, vp->id);
1498 vop2_crtc_write_gamma_lut(vop2, crtc);
1499 vop2_vp_dsp_lut_enable(vp);
1500 }
1501
vop2_crtc_atomic_try_set_gamma(struct vop2 * vop2,struct vop2_video_port * vp,struct drm_crtc * crtc,struct drm_crtc_state * crtc_state)1502 static void vop2_crtc_atomic_try_set_gamma(struct vop2 *vop2,
1503 struct vop2_video_port *vp,
1504 struct drm_crtc *crtc,
1505 struct drm_crtc_state *crtc_state)
1506 {
1507 if (!vop2->lut_regs)
1508 return;
1509
1510 if (!crtc_state->gamma_lut) {
1511 vop2_vp_dsp_lut_disable(vp);
1512 return;
1513 }
1514
1515 if (vop2_supports_seamless_gamma_lut_update(vop2))
1516 vop2_crtc_atomic_set_gamma_seamless(vop2, vp, crtc);
1517 else
1518 vop2_crtc_atomic_set_gamma_rk356x(vop2, vp, crtc);
1519 }
1520
vop2_crtc_atomic_try_set_gamma_locked(struct vop2 * vop2,struct vop2_video_port * vp,struct drm_crtc * crtc,struct drm_crtc_state * crtc_state)1521 static inline void vop2_crtc_atomic_try_set_gamma_locked(struct vop2 *vop2,
1522 struct vop2_video_port *vp,
1523 struct drm_crtc *crtc,
1524 struct drm_crtc_state *crtc_state)
1525 {
1526 vop2_lock(vop2);
1527 vop2_crtc_atomic_try_set_gamma(vop2, vp, crtc, crtc_state);
1528 vop2_unlock(vop2);
1529 }
1530
vop2_dither_setup(struct drm_crtc * crtc,u32 * dsp_ctrl)1531 static void vop2_dither_setup(struct drm_crtc *crtc, u32 *dsp_ctrl)
1532 {
1533 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(crtc->state);
1534
1535 switch (vcstate->bus_format) {
1536 case MEDIA_BUS_FMT_RGB565_1X16:
1537 *dsp_ctrl |= RK3568_VP_DSP_CTRL__DITHER_DOWN_EN;
1538 break;
1539 case MEDIA_BUS_FMT_RGB666_1X18:
1540 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
1541 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
1542 *dsp_ctrl |= RK3568_VP_DSP_CTRL__DITHER_DOWN_EN;
1543 *dsp_ctrl |= RGB888_TO_RGB666;
1544 break;
1545 case MEDIA_BUS_FMT_YUV8_1X24:
1546 case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1547 *dsp_ctrl |= RK3568_VP_DSP_CTRL__PRE_DITHER_DOWN_EN;
1548 break;
1549 default:
1550 break;
1551 }
1552
1553 if (vcstate->output_mode != ROCKCHIP_OUT_MODE_AAAA)
1554 *dsp_ctrl |= RK3568_VP_DSP_CTRL__PRE_DITHER_DOWN_EN;
1555
1556 *dsp_ctrl |= FIELD_PREP(RK3568_VP_DSP_CTRL__DITHER_DOWN_SEL,
1557 DITHER_DOWN_ALLEGRO);
1558 }
1559
vop2_post_config(struct drm_crtc * crtc)1560 static void vop2_post_config(struct drm_crtc *crtc)
1561 {
1562 struct vop2_video_port *vp = to_vop2_video_port(crtc);
1563 struct vop2 *vop2 = vp->vop2;
1564 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
1565 u16 vtotal = mode->crtc_vtotal;
1566 u16 hdisplay = mode->crtc_hdisplay;
1567 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1568 u16 vdisplay = mode->crtc_vdisplay;
1569 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1570 u32 left_margin = 100, right_margin = 100;
1571 u32 top_margin = 100, bottom_margin = 100;
1572 u16 hsize = hdisplay * (left_margin + right_margin) / 200;
1573 u16 vsize = vdisplay * (top_margin + bottom_margin) / 200;
1574 u16 hact_end, vact_end;
1575 u32 val;
1576
1577 vop2->ops->setup_bg_dly(vp);
1578
1579 vsize = rounddown(vsize, 2);
1580 hsize = rounddown(hsize, 2);
1581 hact_st += hdisplay * (100 - left_margin) / 200;
1582 hact_end = hact_st + hsize;
1583 val = hact_st << 16;
1584 val |= hact_end;
1585 vop2_vp_write(vp, RK3568_VP_POST_DSP_HACT_INFO, val);
1586 vact_st += vdisplay * (100 - top_margin) / 200;
1587 vact_end = vact_st + vsize;
1588 val = vact_st << 16;
1589 val |= vact_end;
1590 vop2_vp_write(vp, RK3568_VP_POST_DSP_VACT_INFO, val);
1591 val = scl_cal_scale2(vdisplay, vsize) << 16;
1592 val |= scl_cal_scale2(hdisplay, hsize);
1593 vop2_vp_write(vp, RK3568_VP_POST_SCL_FACTOR_YRGB, val);
1594
1595 val = 0;
1596 if (hdisplay != hsize)
1597 val |= RK3568_VP_POST_SCL_CTRL__HSCALEDOWN;
1598 if (vdisplay != vsize)
1599 val |= RK3568_VP_POST_SCL_CTRL__VSCALEDOWN;
1600 vop2_vp_write(vp, RK3568_VP_POST_SCL_CTRL, val);
1601
1602 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1603 u16 vact_st_f1 = vtotal + vact_st + 1;
1604 u16 vact_end_f1 = vact_st_f1 + vsize;
1605
1606 val = vact_st_f1 << 16 | vact_end_f1;
1607 vop2_vp_write(vp, RK3568_VP_POST_DSP_VACT_INFO_F1, val);
1608 }
1609
1610 vop2_vp_write(vp, RK3568_VP_DSP_BG, 0);
1611 }
1612
us_to_vertical_line(struct drm_display_mode * mode,int us)1613 static int us_to_vertical_line(struct drm_display_mode *mode, int us)
1614 {
1615 return us * mode->clock / mode->htotal / 1000;
1616 }
1617
vop2_crtc_atomic_enable(struct drm_crtc * crtc,struct drm_atomic_state * state)1618 static void vop2_crtc_atomic_enable(struct drm_crtc *crtc,
1619 struct drm_atomic_state *state)
1620 {
1621 struct vop2_video_port *vp = to_vop2_video_port(crtc);
1622 struct vop2 *vop2 = vp->vop2;
1623 const struct vop2_data *vop2_data = vop2->data;
1624 const struct vop2_video_port_data *vp_data = &vop2_data->vp[vp->id];
1625 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
1626 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(crtc->state);
1627 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
1628 unsigned long clock = mode->crtc_clock * 1000;
1629 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1630 u16 hdisplay = mode->crtc_hdisplay;
1631 u16 htotal = mode->crtc_htotal;
1632 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1633 u16 hact_end = hact_st + hdisplay;
1634 u16 vdisplay = mode->crtc_vdisplay;
1635 u16 vtotal = mode->crtc_vtotal;
1636 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
1637 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1638 u16 vact_end = vact_st + vdisplay;
1639 u8 out_mode;
1640 u32 dsp_ctrl = 0;
1641 int act_end;
1642 u32 val, polflags;
1643 int ret;
1644 struct drm_encoder *encoder;
1645
1646 drm_dbg(vop2->drm, "Update mode to %dx%d%s%d, type: %d for vp%d\n",
1647 hdisplay, vdisplay, mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
1648 drm_mode_vrefresh(mode), vcstate->output_type, vp->id);
1649
1650 vop2_lock(vop2);
1651
1652 ret = clk_prepare_enable(vp->dclk);
1653 if (ret < 0) {
1654 drm_err(vop2->drm, "failed to enable dclk for video port%d - %d\n",
1655 vp->id, ret);
1656 vop2_unlock(vop2);
1657 return;
1658 }
1659
1660 if (!vop2->enable_count)
1661 vop2_enable(vop2);
1662
1663 vop2->enable_count++;
1664
1665 vcstate->yuv_overlay = is_yuv_output(vcstate->bus_format);
1666
1667 vop2_crtc_enable_irq(vp, VP_INT_POST_BUF_EMPTY);
1668
1669 polflags = 0;
1670 if (vcstate->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE)
1671 polflags |= POLFLAG_DCLK_INV;
1672 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
1673 polflags |= BIT(HSYNC_POSITIVE);
1674 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
1675 polflags |= BIT(VSYNC_POSITIVE);
1676
1677 drm_for_each_encoder_mask(encoder, crtc->dev, crtc_state->encoder_mask) {
1678 struct rockchip_encoder *rkencoder = to_rockchip_encoder(encoder);
1679
1680 /*
1681 * for drive a high resolution(4KP120, 8K), vop on rk3588/rk3576 need
1682 * process multi(1/2/4/8) pixels per cycle, so the dclk feed by the
1683 * system cru may be the 1/2 or 1/4 of mode->clock.
1684 */
1685 clock = vop2->ops->setup_intf_mux(vp, rkencoder->crtc_endpoint_id, polflags);
1686 }
1687
1688 if (!clock) {
1689 vop2_unlock(vop2);
1690 return;
1691 }
1692
1693 if (vcstate->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
1694 !(vp_data->feature & VOP2_VP_FEATURE_OUTPUT_10BIT))
1695 out_mode = ROCKCHIP_OUT_MODE_P888;
1696 else
1697 out_mode = vcstate->output_mode;
1698
1699 dsp_ctrl |= FIELD_PREP(RK3568_VP_DSP_CTRL__OUT_MODE, out_mode);
1700
1701 if (vop2_output_uv_swap(vcstate->bus_format, vcstate->output_mode))
1702 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_RB_SWAP;
1703 if (vop2_output_rg_swap(vop2, vcstate->bus_format))
1704 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_RG_SWAP;
1705
1706 if (vcstate->yuv_overlay)
1707 dsp_ctrl |= RK3568_VP_DSP_CTRL__POST_DSP_OUT_R2Y;
1708
1709 vop2_dither_setup(crtc, &dsp_ctrl);
1710
1711 vop2_vp_write(vp, RK3568_VP_DSP_HTOTAL_HS_END, (htotal << 16) | hsync_len);
1712 val = hact_st << 16;
1713 val |= hact_end;
1714 vop2_vp_write(vp, RK3568_VP_DSP_HACT_ST_END, val);
1715
1716 val = vact_st << 16;
1717 val |= vact_end;
1718 vop2_vp_write(vp, RK3568_VP_DSP_VACT_ST_END, val);
1719
1720 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1721 u16 vact_st_f1 = vtotal + vact_st + 1;
1722 u16 vact_end_f1 = vact_st_f1 + vdisplay;
1723
1724 val = vact_st_f1 << 16 | vact_end_f1;
1725 vop2_vp_write(vp, RK3568_VP_DSP_VACT_ST_END_F1, val);
1726
1727 val = vtotal << 16 | (vtotal + vsync_len);
1728 vop2_vp_write(vp, RK3568_VP_DSP_VS_ST_END_F1, val);
1729 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_INTERLACE;
1730 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_FILED_POL;
1731 dsp_ctrl |= RK3568_VP_DSP_CTRL__P2I_EN;
1732 vtotal += vtotal + 1;
1733 act_end = vact_end_f1;
1734 } else {
1735 act_end = vact_end;
1736 }
1737
1738 vop2_writel(vop2, RK3568_VP_LINE_FLAG(vp->id),
1739 (act_end - us_to_vertical_line(mode, 0)) << 16 | act_end);
1740
1741 vop2_vp_write(vp, RK3568_VP_DSP_VTOTAL_VS_END, vtotal << 16 | vsync_len);
1742
1743 if (mode->flags & DRM_MODE_FLAG_DBLCLK) {
1744 dsp_ctrl |= RK3568_VP_DSP_CTRL__CORE_DCLK_DIV;
1745 clock *= 2;
1746 }
1747
1748 vop2_vp_write(vp, RK3568_VP_MIPI_CTRL, 0);
1749
1750 /*
1751 * Switch to HDMI PHY PLL as DCLK source for display modes up
1752 * to 4K@60Hz, if available, otherwise keep using the system CRU.
1753 */
1754 if ((vop2->pll_hdmiphy0 || vop2->pll_hdmiphy1) && clock <= VOP2_MAX_DCLK_RATE) {
1755 drm_for_each_encoder_mask(encoder, crtc->dev, crtc_state->encoder_mask) {
1756 struct rockchip_encoder *rkencoder = to_rockchip_encoder(encoder);
1757
1758 if (rkencoder->crtc_endpoint_id == ROCKCHIP_VOP2_EP_HDMI0) {
1759 if (!vop2->pll_hdmiphy0)
1760 break;
1761
1762 if (!vp->dclk_src)
1763 vp->dclk_src = clk_get_parent(vp->dclk);
1764
1765 ret = clk_set_parent(vp->dclk, vop2->pll_hdmiphy0);
1766 if (ret < 0)
1767 drm_warn(vop2->drm,
1768 "Could not switch to HDMI0 PHY PLL: %d\n", ret);
1769 break;
1770 }
1771
1772 if (rkencoder->crtc_endpoint_id == ROCKCHIP_VOP2_EP_HDMI1) {
1773 if (!vop2->pll_hdmiphy1)
1774 break;
1775
1776 if (!vp->dclk_src)
1777 vp->dclk_src = clk_get_parent(vp->dclk);
1778
1779 ret = clk_set_parent(vp->dclk, vop2->pll_hdmiphy1);
1780 if (ret < 0)
1781 drm_warn(vop2->drm,
1782 "Could not switch to HDMI1 PHY PLL: %d\n", ret);
1783 break;
1784 }
1785 }
1786 }
1787
1788 clk_set_rate(vp->dclk, clock);
1789
1790 vop2_post_config(crtc);
1791
1792 vop2_cfg_done(vp);
1793
1794 vop2_vp_write(vp, RK3568_VP_DSP_CTRL, dsp_ctrl);
1795
1796 vop2_crtc_atomic_try_set_gamma(vop2, vp, crtc, crtc_state);
1797
1798 drm_crtc_vblank_on(crtc);
1799
1800 vop2_unlock(vop2);
1801 }
1802
vop2_crtc_atomic_check_gamma(struct vop2_video_port * vp,struct drm_crtc * crtc,struct drm_atomic_state * state,struct drm_crtc_state * crtc_state)1803 static int vop2_crtc_atomic_check_gamma(struct vop2_video_port *vp,
1804 struct drm_crtc *crtc,
1805 struct drm_atomic_state *state,
1806 struct drm_crtc_state *crtc_state)
1807 {
1808 struct vop2 *vop2 = vp->vop2;
1809 unsigned int len;
1810
1811 if (!vp->vop2->lut_regs || !crtc_state->color_mgmt_changed ||
1812 !crtc_state->gamma_lut)
1813 return 0;
1814
1815 len = drm_color_lut_size(crtc_state->gamma_lut);
1816 if (len != crtc->gamma_size) {
1817 drm_dbg(vop2->drm, "Invalid LUT size; got %d, expected %d\n",
1818 len, crtc->gamma_size);
1819 return -EINVAL;
1820 }
1821
1822 if (!vop2_supports_seamless_gamma_lut_update(vop2) && vop2_gamma_lut_in_use(vop2, vp)) {
1823 drm_info(vop2->drm, "Gamma LUT can be enabled for only one CRTC at a time\n");
1824 return -EINVAL;
1825 }
1826
1827 return 0;
1828 }
1829
vop2_crtc_atomic_check(struct drm_crtc * crtc,struct drm_atomic_state * state)1830 static int vop2_crtc_atomic_check(struct drm_crtc *crtc,
1831 struct drm_atomic_state *state)
1832 {
1833 struct vop2_video_port *vp = to_vop2_video_port(crtc);
1834 struct drm_plane *plane;
1835 int nplanes = 0;
1836 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
1837 int ret;
1838
1839 ret = vop2_crtc_atomic_check_gamma(vp, crtc, state, crtc_state);
1840 if (ret)
1841 return ret;
1842
1843 drm_atomic_crtc_state_for_each_plane(plane, crtc_state)
1844 nplanes++;
1845
1846 if (nplanes > vp->nlayers)
1847 return -EINVAL;
1848
1849 return 0;
1850 }
1851
vop2_crtc_atomic_begin(struct drm_crtc * crtc,struct drm_atomic_state * state)1852 static void vop2_crtc_atomic_begin(struct drm_crtc *crtc,
1853 struct drm_atomic_state *state)
1854 {
1855 struct vop2_video_port *vp = to_vop2_video_port(crtc);
1856 struct vop2 *vop2 = vp->vop2;
1857
1858 vop2->ops->setup_overlay(vp);
1859 }
1860
vop2_crtc_atomic_flush(struct drm_crtc * crtc,struct drm_atomic_state * state)1861 static void vop2_crtc_atomic_flush(struct drm_crtc *crtc,
1862 struct drm_atomic_state *state)
1863 {
1864 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
1865 struct vop2_video_port *vp = to_vop2_video_port(crtc);
1866 struct vop2 *vop2 = vp->vop2;
1867
1868 /* In case of modeset, gamma lut update already happened in atomic enable */
1869 if (!drm_atomic_crtc_needs_modeset(crtc_state) && crtc_state->color_mgmt_changed)
1870 vop2_crtc_atomic_try_set_gamma_locked(vop2, vp, crtc, crtc_state);
1871
1872 vop2_post_config(crtc);
1873
1874 vop2_cfg_done(vp);
1875
1876 spin_lock_irq(&crtc->dev->event_lock);
1877
1878 if (crtc->state->event) {
1879 WARN_ON(drm_crtc_vblank_get(crtc));
1880 vp->event = crtc->state->event;
1881 crtc->state->event = NULL;
1882 }
1883
1884 spin_unlock_irq(&crtc->dev->event_lock);
1885 }
1886
1887 static const struct drm_crtc_helper_funcs vop2_crtc_helper_funcs = {
1888 .mode_fixup = vop2_crtc_mode_fixup,
1889 .atomic_check = vop2_crtc_atomic_check,
1890 .atomic_begin = vop2_crtc_atomic_begin,
1891 .atomic_flush = vop2_crtc_atomic_flush,
1892 .atomic_enable = vop2_crtc_atomic_enable,
1893 .atomic_disable = vop2_crtc_atomic_disable,
1894 };
1895
vop2_dump_connector_on_crtc(struct drm_crtc * crtc,struct seq_file * s)1896 static void vop2_dump_connector_on_crtc(struct drm_crtc *crtc, struct seq_file *s)
1897 {
1898 struct drm_connector_list_iter conn_iter;
1899 struct drm_connector *connector;
1900
1901 drm_connector_list_iter_begin(crtc->dev, &conn_iter);
1902 drm_for_each_connector_iter(connector, &conn_iter) {
1903 if (crtc->state->connector_mask & drm_connector_mask(connector))
1904 seq_printf(s, " Connector: %s\n", connector->name);
1905 }
1906 drm_connector_list_iter_end(&conn_iter);
1907 }
1908
vop2_plane_state_dump(struct seq_file * s,struct drm_plane * plane)1909 static int vop2_plane_state_dump(struct seq_file *s, struct drm_plane *plane)
1910 {
1911 struct vop2_win *win = to_vop2_win(plane);
1912 struct drm_plane_state *pstate = plane->state;
1913 struct drm_rect *src, *dst;
1914 struct drm_framebuffer *fb;
1915 struct drm_gem_object *obj;
1916 struct rockchip_gem_object *rk_obj;
1917 bool xmirror;
1918 bool ymirror;
1919 bool rotate_270;
1920 bool rotate_90;
1921 dma_addr_t fb_addr;
1922 int i;
1923
1924 seq_printf(s, " %s: %s\n", win->data->name, !pstate ?
1925 "DISABLED" : pstate->crtc ? "ACTIVE" : "DISABLED");
1926
1927 if (!pstate || !pstate->fb)
1928 return 0;
1929
1930 fb = pstate->fb;
1931 src = &pstate->src;
1932 dst = &pstate->dst;
1933 xmirror = pstate->rotation & DRM_MODE_REFLECT_X ? true : false;
1934 ymirror = pstate->rotation & DRM_MODE_REFLECT_Y ? true : false;
1935 rotate_270 = pstate->rotation & DRM_MODE_ROTATE_270;
1936 rotate_90 = pstate->rotation & DRM_MODE_ROTATE_90;
1937
1938 seq_printf(s, "\twin_id: %d\n", win->win_id);
1939
1940 seq_printf(s, "\tformat: %p4cc%s glb_alpha[0x%x]\n",
1941 &fb->format->format,
1942 drm_is_afbc(fb->modifier) ? "[AFBC]" : "",
1943 pstate->alpha >> 8);
1944 seq_printf(s, "\trotate: xmirror: %d ymirror: %d rotate_90: %d rotate_270: %d\n",
1945 xmirror, ymirror, rotate_90, rotate_270);
1946 seq_printf(s, "\tzpos: %d\n", pstate->normalized_zpos);
1947 seq_printf(s, "\tsrc: pos[%d, %d] rect[%d x %d]\n", src->x1 >> 16,
1948 src->y1 >> 16, drm_rect_width(src) >> 16,
1949 drm_rect_height(src) >> 16);
1950 seq_printf(s, "\tdst: pos[%d, %d] rect[%d x %d]\n", dst->x1, dst->y1,
1951 drm_rect_width(dst), drm_rect_height(dst));
1952
1953 for (i = 0; i < fb->format->num_planes; i++) {
1954 obj = fb->obj[i];
1955 rk_obj = to_rockchip_obj(obj);
1956 fb_addr = rk_obj->dma_addr + fb->offsets[i];
1957
1958 seq_printf(s, "\tbuf[%d]: addr: %pad pitch: %d offset: %d\n",
1959 i, &fb_addr, fb->pitches[i], fb->offsets[i]);
1960 }
1961
1962 return 0;
1963 }
1964
vop2_crtc_state_dump(struct drm_crtc * crtc,struct seq_file * s)1965 static int vop2_crtc_state_dump(struct drm_crtc *crtc, struct seq_file *s)
1966 {
1967 struct vop2_video_port *vp = to_vop2_video_port(crtc);
1968 struct drm_crtc_state *cstate = crtc->state;
1969 struct rockchip_crtc_state *vcstate;
1970 struct drm_display_mode *mode;
1971 struct drm_plane *plane;
1972 bool interlaced;
1973
1974 seq_printf(s, "Video Port%d: %s\n", vp->id, !cstate ?
1975 "DISABLED" : cstate->active ? "ACTIVE" : "DISABLED");
1976
1977 if (!cstate || !cstate->active)
1978 return 0;
1979
1980 mode = &crtc->state->adjusted_mode;
1981 vcstate = to_rockchip_crtc_state(cstate);
1982 interlaced = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
1983
1984 vop2_dump_connector_on_crtc(crtc, s);
1985 seq_printf(s, "\tbus_format[%x]: %s\n", vcstate->bus_format,
1986 drm_get_bus_format_name(vcstate->bus_format));
1987 seq_printf(s, "\toutput_mode[%x]", vcstate->output_mode);
1988 seq_printf(s, " color_space[%d]\n", vcstate->color_space);
1989 seq_printf(s, " Display mode: %dx%d%s%d\n",
1990 mode->hdisplay, mode->vdisplay, interlaced ? "i" : "p",
1991 drm_mode_vrefresh(mode));
1992 seq_printf(s, "\tclk[%d] real_clk[%d] type[%x] flag[%x]\n",
1993 mode->clock, mode->crtc_clock, mode->type, mode->flags);
1994 seq_printf(s, "\tH: %d %d %d %d\n", mode->hdisplay, mode->hsync_start,
1995 mode->hsync_end, mode->htotal);
1996 seq_printf(s, "\tV: %d %d %d %d\n", mode->vdisplay, mode->vsync_start,
1997 mode->vsync_end, mode->vtotal);
1998
1999 drm_atomic_crtc_for_each_plane(plane, crtc) {
2000 vop2_plane_state_dump(s, plane);
2001 }
2002
2003 return 0;
2004 }
2005
vop2_summary_show(struct seq_file * s,void * data)2006 static int vop2_summary_show(struct seq_file *s, void *data)
2007 {
2008 struct drm_info_node *node = s->private;
2009 struct drm_minor *minor = node->minor;
2010 struct drm_device *drm_dev = minor->dev;
2011 struct drm_crtc *crtc;
2012
2013 drm_modeset_lock_all(drm_dev);
2014 drm_for_each_crtc(crtc, drm_dev) {
2015 vop2_crtc_state_dump(crtc, s);
2016 }
2017 drm_modeset_unlock_all(drm_dev);
2018
2019 return 0;
2020 }
2021
vop2_regs_print(struct vop2 * vop2,struct seq_file * s,const struct vop2_regs_dump * dump,bool active_only)2022 static void vop2_regs_print(struct vop2 *vop2, struct seq_file *s,
2023 const struct vop2_regs_dump *dump, bool active_only)
2024 {
2025 resource_size_t start;
2026 u32 val;
2027 int i;
2028
2029 if (dump->en_mask && active_only) {
2030 val = vop2_readl(vop2, dump->base + dump->en_reg);
2031 if ((val & dump->en_mask) != dump->en_val)
2032 return;
2033 }
2034
2035 seq_printf(s, "\n%s:\n", dump->name);
2036
2037 start = vop2->res->start + dump->base;
2038 for (i = 0; i < dump->size >> 2; i += 4) {
2039 seq_printf(s, "%08x: %08x %08x %08x %08x\n", (u32)start + i * 4,
2040 vop2_readl(vop2, dump->base + (4 * i)),
2041 vop2_readl(vop2, dump->base + (4 * (i + 1))),
2042 vop2_readl(vop2, dump->base + (4 * (i + 2))),
2043 vop2_readl(vop2, dump->base + (4 * (i + 3))));
2044 }
2045 }
2046
__vop2_regs_dump(struct seq_file * s,bool active_only)2047 static void __vop2_regs_dump(struct seq_file *s, bool active_only)
2048 {
2049 struct drm_info_node *node = s->private;
2050 struct vop2 *vop2 = node->info_ent->data;
2051 struct drm_minor *minor = node->minor;
2052 struct drm_device *drm_dev = minor->dev;
2053 const struct vop2_regs_dump *dump;
2054 unsigned int i;
2055
2056 drm_modeset_lock_all(drm_dev);
2057
2058 regcache_drop_region(vop2->map, 0, vop2_regmap_config.max_register);
2059
2060 if (vop2->enable_count) {
2061 for (i = 0; i < vop2->data->regs_dump_size; i++) {
2062 dump = &vop2->data->regs_dump[i];
2063 vop2_regs_print(vop2, s, dump, active_only);
2064 }
2065 } else {
2066 seq_puts(s, "VOP disabled\n");
2067 }
2068 drm_modeset_unlock_all(drm_dev);
2069 }
2070
vop2_regs_show(struct seq_file * s,void * arg)2071 static int vop2_regs_show(struct seq_file *s, void *arg)
2072 {
2073 __vop2_regs_dump(s, false);
2074
2075 return 0;
2076 }
2077
vop2_active_regs_show(struct seq_file * s,void * data)2078 static int vop2_active_regs_show(struct seq_file *s, void *data)
2079 {
2080 __vop2_regs_dump(s, true);
2081
2082 return 0;
2083 }
2084
2085 static struct drm_info_list vop2_debugfs_list[] = {
2086 { "summary", vop2_summary_show, 0, NULL },
2087 { "active_regs", vop2_active_regs_show, 0, NULL },
2088 { "regs", vop2_regs_show, 0, NULL },
2089 };
2090
vop2_debugfs_init(struct vop2 * vop2,struct drm_minor * minor)2091 static void vop2_debugfs_init(struct vop2 *vop2, struct drm_minor *minor)
2092 {
2093 struct dentry *root;
2094 unsigned int i;
2095
2096 root = debugfs_create_dir("vop2", minor->debugfs_root);
2097 if (!IS_ERR(root)) {
2098 for (i = 0; i < ARRAY_SIZE(vop2_debugfs_list); i++)
2099 vop2_debugfs_list[i].data = vop2;
2100
2101 drm_debugfs_create_files(vop2_debugfs_list,
2102 ARRAY_SIZE(vop2_debugfs_list),
2103 root, minor);
2104 }
2105 }
2106
vop2_crtc_late_register(struct drm_crtc * crtc)2107 static int vop2_crtc_late_register(struct drm_crtc *crtc)
2108 {
2109 struct vop2_video_port *vp = to_vop2_video_port(crtc);
2110 struct vop2 *vop2 = vp->vop2;
2111
2112 if (drm_crtc_index(crtc) == 0)
2113 vop2_debugfs_init(vop2, crtc->dev->primary);
2114
2115 return 0;
2116 }
2117
vop2_crtc_duplicate_state(struct drm_crtc * crtc)2118 static struct drm_crtc_state *vop2_crtc_duplicate_state(struct drm_crtc *crtc)
2119 {
2120 struct rockchip_crtc_state *vcstate;
2121
2122 if (WARN_ON(!crtc->state))
2123 return NULL;
2124
2125 vcstate = kmemdup(to_rockchip_crtc_state(crtc->state),
2126 sizeof(*vcstate), GFP_KERNEL);
2127 if (!vcstate)
2128 return NULL;
2129
2130 __drm_atomic_helper_crtc_duplicate_state(crtc, &vcstate->base);
2131
2132 return &vcstate->base;
2133 }
2134
vop2_crtc_destroy_state(struct drm_crtc * crtc,struct drm_crtc_state * state)2135 static void vop2_crtc_destroy_state(struct drm_crtc *crtc,
2136 struct drm_crtc_state *state)
2137 {
2138 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(state);
2139
2140 __drm_atomic_helper_crtc_destroy_state(&vcstate->base);
2141 kfree(vcstate);
2142 }
2143
vop2_crtc_reset(struct drm_crtc * crtc)2144 static void vop2_crtc_reset(struct drm_crtc *crtc)
2145 {
2146 struct rockchip_crtc_state *vcstate =
2147 kzalloc(sizeof(*vcstate), GFP_KERNEL);
2148
2149 if (crtc->state)
2150 vop2_crtc_destroy_state(crtc, crtc->state);
2151
2152 if (vcstate)
2153 __drm_atomic_helper_crtc_reset(crtc, &vcstate->base);
2154 else
2155 __drm_atomic_helper_crtc_reset(crtc, NULL);
2156 }
2157
2158 static const struct drm_crtc_funcs vop2_crtc_funcs = {
2159 .set_config = drm_atomic_helper_set_config,
2160 .page_flip = drm_atomic_helper_page_flip,
2161 .destroy = drm_crtc_cleanup,
2162 .reset = vop2_crtc_reset,
2163 .atomic_duplicate_state = vop2_crtc_duplicate_state,
2164 .atomic_destroy_state = vop2_crtc_destroy_state,
2165 .enable_vblank = vop2_crtc_enable_vblank,
2166 .disable_vblank = vop2_crtc_disable_vblank,
2167 .late_register = vop2_crtc_late_register,
2168 };
2169
rk3576_vp_isr(int irq,void * data)2170 static irqreturn_t rk3576_vp_isr(int irq, void *data)
2171 {
2172 struct vop2_video_port *vp = data;
2173 struct vop2 *vop2 = vp->vop2;
2174 struct drm_crtc *crtc = &vp->crtc;
2175 uint32_t irqs;
2176 int ret = IRQ_NONE;
2177
2178 if (!pm_runtime_get_if_in_use(vop2->dev))
2179 return IRQ_NONE;
2180
2181 irqs = vop2_readl(vop2, RK3568_VP_INT_STATUS(vp->id));
2182 vop2_writel(vop2, RK3568_VP_INT_CLR(vp->id), irqs << 16 | irqs);
2183
2184 if (irqs & VP_INT_DSP_HOLD_VALID) {
2185 complete(&vp->dsp_hold_completion);
2186 ret = IRQ_HANDLED;
2187 }
2188
2189 if (irqs & VP_INT_FS_FIELD) {
2190 drm_crtc_handle_vblank(crtc);
2191 spin_lock(&crtc->dev->event_lock);
2192 if (vp->event) {
2193 u32 val = vop2_readl(vop2, RK3568_REG_CFG_DONE);
2194
2195 if (!(val & BIT(vp->id))) {
2196 drm_crtc_send_vblank_event(crtc, vp->event);
2197 vp->event = NULL;
2198 drm_crtc_vblank_put(crtc);
2199 }
2200 }
2201 spin_unlock(&crtc->dev->event_lock);
2202
2203 ret = IRQ_HANDLED;
2204 }
2205
2206 if (irqs & VP_INT_POST_BUF_EMPTY) {
2207 drm_err_ratelimited(vop2->drm, "POST_BUF_EMPTY irq err at vp%d\n", vp->id);
2208 ret = IRQ_HANDLED;
2209 }
2210
2211 pm_runtime_put(vop2->dev);
2212
2213 return ret;
2214 }
2215
vop2_isr(int irq,void * data)2216 static irqreturn_t vop2_isr(int irq, void *data)
2217 {
2218 struct vop2 *vop2 = data;
2219 const struct vop2_data *vop2_data = vop2->data;
2220 u32 axi_irqs[VOP2_SYS_AXI_BUS_NUM];
2221 int ret = IRQ_NONE;
2222 int i;
2223
2224 /*
2225 * The irq is shared with the iommu. If the runtime-pm state of the
2226 * vop2-device is disabled the irq has to be targeted at the iommu.
2227 */
2228 if (!pm_runtime_get_if_in_use(vop2->dev))
2229 return IRQ_NONE;
2230
2231 if (vop2->version < VOP_VERSION_RK3576) {
2232 for (i = 0; i < vop2_data->nr_vps; i++) {
2233 struct vop2_video_port *vp = &vop2->vps[i];
2234 struct drm_crtc *crtc = &vp->crtc;
2235 u32 irqs;
2236
2237 irqs = vop2_readl(vop2, RK3568_VP_INT_STATUS(vp->id));
2238 vop2_writel(vop2, RK3568_VP_INT_CLR(vp->id), irqs << 16 | irqs);
2239
2240 if (irqs & VP_INT_DSP_HOLD_VALID) {
2241 complete(&vp->dsp_hold_completion);
2242 ret = IRQ_HANDLED;
2243 }
2244
2245 if (irqs & VP_INT_FS_FIELD) {
2246 drm_crtc_handle_vblank(crtc);
2247 spin_lock(&crtc->dev->event_lock);
2248 if (vp->event) {
2249 u32 val = vop2_readl(vop2, RK3568_REG_CFG_DONE);
2250
2251 if (!(val & BIT(vp->id))) {
2252 drm_crtc_send_vblank_event(crtc, vp->event);
2253 vp->event = NULL;
2254 drm_crtc_vblank_put(crtc);
2255 }
2256 }
2257 spin_unlock(&crtc->dev->event_lock);
2258
2259 ret = IRQ_HANDLED;
2260 }
2261
2262 if (irqs & VP_INT_POST_BUF_EMPTY) {
2263 drm_err_ratelimited(vop2->drm,
2264 "POST_BUF_EMPTY irq err at vp%d\n",
2265 vp->id);
2266 ret = IRQ_HANDLED;
2267 }
2268 }
2269 }
2270
2271 axi_irqs[0] = vop2_readl(vop2, RK3568_SYS0_INT_STATUS);
2272 vop2_writel(vop2, RK3568_SYS0_INT_CLR, axi_irqs[0] << 16 | axi_irqs[0]);
2273 axi_irqs[1] = vop2_readl(vop2, RK3568_SYS1_INT_STATUS);
2274 vop2_writel(vop2, RK3568_SYS1_INT_CLR, axi_irqs[1] << 16 | axi_irqs[1]);
2275
2276 for (i = 0; i < ARRAY_SIZE(axi_irqs); i++) {
2277 if (axi_irqs[i] & VOP2_INT_BUS_ERRPR) {
2278 drm_err_ratelimited(vop2->drm, "BUS_ERROR irq err\n");
2279 ret = IRQ_HANDLED;
2280 }
2281 }
2282
2283 pm_runtime_put(vop2->dev);
2284
2285 return ret;
2286 }
2287
vop2_plane_init(struct vop2 * vop2,struct vop2_win * win,unsigned long possible_crtcs)2288 static int vop2_plane_init(struct vop2 *vop2, struct vop2_win *win,
2289 unsigned long possible_crtcs)
2290 {
2291 const struct vop2_win_data *win_data = win->data;
2292 unsigned int blend_caps = BIT(DRM_MODE_BLEND_PIXEL_NONE) |
2293 BIT(DRM_MODE_BLEND_PREMULTI) |
2294 BIT(DRM_MODE_BLEND_COVERAGE);
2295 int ret;
2296
2297 ret = drm_universal_plane_init(vop2->drm, &win->base, possible_crtcs,
2298 &vop2_plane_funcs, win_data->formats,
2299 win_data->nformats,
2300 win_data->format_modifiers,
2301 win->type, win_data->name);
2302 if (ret) {
2303 drm_err(vop2->drm, "failed to initialize plane %d\n", ret);
2304 return ret;
2305 }
2306
2307 drm_plane_helper_add(&win->base, &vop2_plane_helper_funcs);
2308
2309 if (win->data->supported_rotations)
2310 drm_plane_create_rotation_property(&win->base, DRM_MODE_ROTATE_0,
2311 DRM_MODE_ROTATE_0 |
2312 win->data->supported_rotations);
2313 drm_plane_create_alpha_property(&win->base);
2314 drm_plane_create_blend_mode_property(&win->base, blend_caps);
2315 drm_plane_create_zpos_property(&win->base, win->win_id, 0,
2316 vop2->registered_num_wins - 1);
2317
2318 return 0;
2319 }
2320
2321 /*
2322 * On RK3566 these windows don't have an independent
2323 * framebuffer. They can only share/mirror the framebuffer
2324 * with smart0, esmart0 and cluster0 respectively.
2325 * And RK3566 share the same vop version with Rk3568, so we
2326 * need to use soc_id for identification here.
2327 */
vop2_is_mirror_win(struct vop2_win * win)2328 static bool vop2_is_mirror_win(struct vop2_win *win)
2329 {
2330 struct vop2 *vop2 = win->vop2;
2331
2332 if (vop2->data->soc_id == 3566) {
2333 switch (win->data->phys_id) {
2334 case ROCKCHIP_VOP2_SMART1:
2335 case ROCKCHIP_VOP2_ESMART1:
2336 case ROCKCHIP_VOP2_CLUSTER1:
2337 return true;
2338 default:
2339 return false;
2340 }
2341 } else {
2342 return false;
2343 }
2344 }
2345
vop2_create_crtcs(struct vop2 * vop2)2346 static int vop2_create_crtcs(struct vop2 *vop2)
2347 {
2348 const struct vop2_data *vop2_data = vop2->data;
2349 struct drm_device *drm = vop2->drm;
2350 struct device *dev = vop2->dev;
2351 struct drm_plane *plane;
2352 struct device_node *port;
2353 struct vop2_video_port *vp;
2354 struct vop2_win *win;
2355 u32 possible_crtcs;
2356 int i, j, nvp, nvps = 0;
2357 int ret;
2358
2359 for (i = 0; i < vop2_data->nr_vps; i++) {
2360 const struct vop2_video_port_data *vp_data;
2361 struct device_node *np;
2362 char dclk_name[9];
2363
2364 vp_data = &vop2_data->vp[i];
2365 vp = &vop2->vps[i];
2366 vp->vop2 = vop2;
2367 vp->id = vp_data->id;
2368 vp->data = vp_data;
2369
2370 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", vp->id);
2371 vp->dclk = devm_clk_get(vop2->dev, dclk_name);
2372 if (IS_ERR(vp->dclk))
2373 return dev_err_probe(drm->dev, PTR_ERR(vp->dclk),
2374 "failed to get %s\n", dclk_name);
2375
2376 np = of_graph_get_remote_node(dev->of_node, i, -1);
2377 if (!np) {
2378 drm_dbg(vop2->drm, "%s: No remote for vp%d\n", __func__, i);
2379 continue;
2380 }
2381 of_node_put(np);
2382
2383 port = of_graph_get_port_by_id(dev->of_node, i);
2384 if (!port)
2385 return dev_err_probe(drm->dev, -ENOENT,
2386 "no port node found for video_port%d\n", i);
2387 vp->crtc.port = port;
2388 nvps++;
2389 }
2390
2391 nvp = 0;
2392 /* Register a primary plane for every crtc */
2393 for (i = 0; i < vop2_data->nr_vps; i++) {
2394 vp = &vop2->vps[i];
2395
2396 if (!vp->crtc.port)
2397 continue;
2398
2399 for (j = 0; j < vop2->registered_num_wins; j++) {
2400 win = &vop2->win[j];
2401
2402 /* Aready registered as primary plane */
2403 if (win->base.type == DRM_PLANE_TYPE_PRIMARY)
2404 continue;
2405
2406 /* If this win can not attached to this VP */
2407 if (!(win->data->possible_vp_mask & BIT(vp->id)))
2408 continue;
2409
2410 if (vop2_is_mirror_win(win))
2411 continue;
2412
2413 if (win->type == DRM_PLANE_TYPE_PRIMARY) {
2414 possible_crtcs = BIT(nvp);
2415 vp->primary_plane = win;
2416 ret = vop2_plane_init(vop2, win, possible_crtcs);
2417 if (ret)
2418 return dev_err_probe(drm->dev, ret,
2419 "failed to init primary plane %s\n",
2420 win->data->name);
2421 nvp++;
2422 break;
2423 }
2424 }
2425 }
2426
2427 /* Register all unused window as overlay plane */
2428 for (i = 0; i < vop2->registered_num_wins; i++) {
2429 win = &vop2->win[i];
2430
2431 /* Aready registered as primary plane */
2432 if (win->base.type == DRM_PLANE_TYPE_PRIMARY)
2433 continue;
2434
2435 if (vop2_is_mirror_win(win))
2436 continue;
2437
2438 win->type = DRM_PLANE_TYPE_OVERLAY;
2439
2440 possible_crtcs = 0;
2441 nvp = 0;
2442 for (j = 0; j < vop2_data->nr_vps; j++) {
2443 vp = &vop2->vps[j];
2444
2445 if (!vp->crtc.port)
2446 continue;
2447
2448 if (win->data->possible_vp_mask & BIT(vp->id))
2449 possible_crtcs |= BIT(nvp);
2450 nvp++;
2451 }
2452
2453 ret = vop2_plane_init(vop2, win, possible_crtcs);
2454 if (ret)
2455 return dev_err_probe(drm->dev, ret, "failed to init overlay plane %s\n",
2456 win->data->name);
2457 }
2458
2459 for (i = 0; i < vop2_data->nr_vps; i++) {
2460 vp = &vop2->vps[i];
2461
2462 if (!vp->crtc.port)
2463 continue;
2464
2465 plane = &vp->primary_plane->base;
2466
2467 ret = drm_crtc_init_with_planes(drm, &vp->crtc, plane, NULL,
2468 &vop2_crtc_funcs,
2469 "video_port%d", vp->id);
2470 if (ret)
2471 return dev_err_probe(drm->dev, ret,
2472 "crtc init for video_port%d failed\n", i);
2473
2474 drm_crtc_helper_add(&vp->crtc, &vop2_crtc_helper_funcs);
2475 if (vop2->lut_regs) {
2476 const struct vop2_video_port_data *vp_data = &vop2_data->vp[vp->id];
2477
2478 drm_mode_crtc_set_gamma_size(&vp->crtc, vp_data->gamma_lut_len);
2479 drm_crtc_enable_color_mgmt(&vp->crtc, 0, false, vp_data->gamma_lut_len);
2480 }
2481 init_completion(&vp->dsp_hold_completion);
2482 }
2483
2484 /*
2485 * On the VOP2 it's very hard to change the number of layers on a VP
2486 * during runtime, so we distribute the layers equally over the used
2487 * VPs
2488 */
2489 for (i = 0; i < vop2->data->nr_vps; i++) {
2490 struct vop2_video_port *vp = &vop2->vps[i];
2491
2492 if (vp->crtc.port)
2493 vp->nlayers = vop2_data->win_size / nvps;
2494 }
2495
2496 return 0;
2497 }
2498
vop2_destroy_crtcs(struct vop2 * vop2)2499 static void vop2_destroy_crtcs(struct vop2 *vop2)
2500 {
2501 struct drm_device *drm = vop2->drm;
2502 struct list_head *crtc_list = &drm->mode_config.crtc_list;
2503 struct list_head *plane_list = &drm->mode_config.plane_list;
2504 struct drm_crtc *crtc, *tmpc;
2505 struct drm_plane *plane, *tmpp;
2506
2507 list_for_each_entry_safe(plane, tmpp, plane_list, head)
2508 drm_plane_cleanup(plane);
2509
2510 /*
2511 * Destroy CRTC after vop2_plane_destroy() since vop2_disable_plane()
2512 * references the CRTC.
2513 */
2514 list_for_each_entry_safe(crtc, tmpc, crtc_list, head) {
2515 of_node_put(crtc->port);
2516 drm_crtc_cleanup(crtc);
2517 }
2518 }
2519
vop2_find_rgb_encoder(struct vop2 * vop2)2520 static int vop2_find_rgb_encoder(struct vop2 *vop2)
2521 {
2522 struct device_node *node = vop2->dev->of_node;
2523 struct device_node *endpoint;
2524 int i;
2525
2526 for (i = 0; i < vop2->data->nr_vps; i++) {
2527 endpoint = of_graph_get_endpoint_by_regs(node, i,
2528 ROCKCHIP_VOP2_EP_RGB0);
2529 if (!endpoint)
2530 continue;
2531
2532 of_node_put(endpoint);
2533 return i;
2534 }
2535
2536 return -ENOENT;
2537 }
2538
vop2_regmap_init(struct vop2_win * win,const struct reg_field * regs,int nr_regs)2539 static int vop2_regmap_init(struct vop2_win *win, const struct reg_field *regs,
2540 int nr_regs)
2541 {
2542 struct vop2 *vop2 = win->vop2;
2543 int i;
2544
2545 for (i = 0; i < nr_regs; i++) {
2546 const struct reg_field field = {
2547 .reg = (regs[i].reg != 0xffffffff) ?
2548 regs[i].reg + win->offset : regs[i].reg,
2549 .lsb = regs[i].lsb,
2550 .msb = regs[i].msb
2551 };
2552
2553 win->reg[i] = devm_regmap_field_alloc(vop2->dev, vop2->map, field);
2554 if (IS_ERR(win->reg[i]))
2555 return PTR_ERR(win->reg[i]);
2556 }
2557
2558 return 0;
2559 };
2560
vop2_win_init(struct vop2 * vop2)2561 static int vop2_win_init(struct vop2 *vop2)
2562 {
2563 const struct vop2_data *vop2_data = vop2->data;
2564 struct vop2_win *win;
2565 int i, ret;
2566
2567 for (i = 0; i < vop2_data->win_size; i++) {
2568 const struct vop2_win_data *win_data = &vop2_data->win[i];
2569
2570 win = &vop2->win[i];
2571 win->data = win_data;
2572 win->type = win_data->type;
2573 win->offset = win_data->base;
2574 win->win_id = i;
2575 win->vop2 = vop2;
2576 if (vop2_cluster_window(win))
2577 ret = vop2_regmap_init(win, vop2->data->cluster_reg,
2578 vop2->data->nr_cluster_regs);
2579 else
2580 ret = vop2_regmap_init(win, vop2->data->smart_reg,
2581 vop2->data->nr_smart_regs);
2582 if (ret)
2583 return ret;
2584 }
2585
2586 vop2->registered_num_wins = vop2_data->win_size;
2587
2588 return 0;
2589 }
2590
2591 /*
2592 * The window registers are only updated when config done is written.
2593 * Until that they read back the old value. As we read-modify-write
2594 * these registers mark them as non-volatile. This makes sure we read
2595 * the new values from the regmap register cache.
2596 */
2597 static const struct regmap_range vop2_nonvolatile_range[] = {
2598 regmap_reg_range(0x1000, 0x23ff),
2599 };
2600
2601 static const struct regmap_access_table vop2_volatile_table = {
2602 .no_ranges = vop2_nonvolatile_range,
2603 .n_no_ranges = ARRAY_SIZE(vop2_nonvolatile_range),
2604 };
2605
2606 static const struct regmap_config vop2_regmap_config = {
2607 .reg_bits = 32,
2608 .val_bits = 32,
2609 .reg_stride = 4,
2610 .max_register = 0x3000,
2611 .name = "vop2",
2612 .volatile_table = &vop2_volatile_table,
2613 .cache_type = REGCACHE_MAPLE,
2614 };
2615
vop2_bind(struct device * dev,struct device * master,void * data)2616 static int vop2_bind(struct device *dev, struct device *master, void *data)
2617 {
2618 struct platform_device *pdev = to_platform_device(dev);
2619 const struct vop2_data *vop2_data;
2620 struct drm_device *drm = data;
2621 struct vop2 *vop2;
2622 struct resource *res;
2623 size_t alloc_size;
2624 int ret;
2625
2626 vop2_data = of_device_get_match_data(dev);
2627 if (!vop2_data)
2628 return -ENODEV;
2629
2630 /* Allocate vop2 struct and its vop2_win array */
2631 alloc_size = struct_size(vop2, win, vop2_data->win_size);
2632 vop2 = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
2633 if (!vop2)
2634 return -ENOMEM;
2635
2636 vop2->dev = dev;
2637 vop2->data = vop2_data;
2638 vop2->ops = vop2_data->ops;
2639 vop2->version = vop2_data->version;
2640 vop2->drm = drm;
2641
2642 dev_set_drvdata(dev, vop2);
2643
2644 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "vop");
2645 if (!res)
2646 return dev_err_probe(drm->dev, -EINVAL,
2647 "failed to get vop2 register byname\n");
2648
2649 vop2->res = res;
2650 vop2->regs = devm_ioremap_resource(dev, res);
2651 if (IS_ERR(vop2->regs))
2652 return PTR_ERR(vop2->regs);
2653 vop2->len = resource_size(res);
2654
2655 vop2->map = devm_regmap_init_mmio(dev, vop2->regs, &vop2_regmap_config);
2656 if (IS_ERR(vop2->map))
2657 return PTR_ERR(vop2->map);
2658
2659 ret = vop2_win_init(vop2);
2660 if (ret)
2661 return ret;
2662
2663 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "gamma-lut");
2664 if (res) {
2665 vop2->lut_regs = devm_ioremap_resource(dev, res);
2666 if (IS_ERR(vop2->lut_regs))
2667 return PTR_ERR(vop2->lut_regs);
2668 }
2669 if (vop2_data->feature & VOP2_FEATURE_HAS_SYS_GRF) {
2670 vop2->sys_grf = syscon_regmap_lookup_by_phandle(dev->of_node, "rockchip,grf");
2671 if (IS_ERR(vop2->sys_grf))
2672 return dev_err_probe(drm->dev, PTR_ERR(vop2->sys_grf),
2673 "cannot get sys_grf\n");
2674 }
2675
2676 if (vop2_data->feature & VOP2_FEATURE_HAS_VOP_GRF) {
2677 vop2->vop_grf = syscon_regmap_lookup_by_phandle(dev->of_node, "rockchip,vop-grf");
2678 if (IS_ERR(vop2->vop_grf))
2679 return dev_err_probe(drm->dev, PTR_ERR(vop2->vop_grf),
2680 "cannot get vop_grf\n");
2681 }
2682
2683 if (vop2_data->feature & VOP2_FEATURE_HAS_VO1_GRF) {
2684 vop2->vo1_grf = syscon_regmap_lookup_by_phandle(dev->of_node, "rockchip,vo1-grf");
2685 if (IS_ERR(vop2->vo1_grf))
2686 return dev_err_probe(drm->dev, PTR_ERR(vop2->vo1_grf),
2687 "cannot get vo1_grf\n");
2688 }
2689
2690 if (vop2_data->feature & VOP2_FEATURE_HAS_SYS_PMU) {
2691 vop2->sys_pmu = syscon_regmap_lookup_by_phandle(dev->of_node, "rockchip,pmu");
2692 if (IS_ERR(vop2->sys_pmu))
2693 return dev_err_probe(drm->dev, PTR_ERR(vop2->sys_pmu),
2694 "cannot get sys_pmu\n");
2695 }
2696
2697 vop2->hclk = devm_clk_get(vop2->dev, "hclk");
2698 if (IS_ERR(vop2->hclk))
2699 return dev_err_probe(drm->dev, PTR_ERR(vop2->hclk),
2700 "failed to get hclk source\n");
2701
2702 vop2->aclk = devm_clk_get(vop2->dev, "aclk");
2703 if (IS_ERR(vop2->aclk))
2704 return dev_err_probe(drm->dev, PTR_ERR(vop2->aclk),
2705 "failed to get aclk source\n");
2706
2707 vop2->pclk = devm_clk_get_optional(vop2->dev, "pclk_vop");
2708 if (IS_ERR(vop2->pclk))
2709 return dev_err_probe(drm->dev, PTR_ERR(vop2->pclk),
2710 "failed to get pclk source\n");
2711
2712 vop2->pll_hdmiphy0 = devm_clk_get_optional(vop2->dev, "pll_hdmiphy0");
2713 if (IS_ERR(vop2->pll_hdmiphy0))
2714 return dev_err_probe(drm->dev, PTR_ERR(vop2->pll_hdmiphy0),
2715 "failed to get pll_hdmiphy0\n");
2716
2717 vop2->pll_hdmiphy1 = devm_clk_get_optional(vop2->dev, "pll_hdmiphy1");
2718 if (IS_ERR(vop2->pll_hdmiphy1))
2719 return dev_err_probe(drm->dev, PTR_ERR(vop2->pll_hdmiphy1),
2720 "failed to get pll_hdmiphy1\n");
2721
2722 vop2->irq = platform_get_irq(pdev, 0);
2723 if (vop2->irq < 0)
2724 return dev_err_probe(drm->dev, vop2->irq, "cannot find irq for vop2\n");
2725
2726 mutex_init(&vop2->vop2_lock);
2727
2728 ret = devm_request_irq(dev, vop2->irq, vop2_isr, IRQF_SHARED, dev_name(dev), vop2);
2729 if (ret)
2730 return ret;
2731
2732 ret = vop2_create_crtcs(vop2);
2733 if (ret)
2734 return ret;
2735
2736 if (vop2->version >= VOP_VERSION_RK3576) {
2737 struct drm_crtc *crtc;
2738
2739 drm_for_each_crtc(crtc, drm) {
2740 struct vop2_video_port *vp = to_vop2_video_port(crtc);
2741 int vp_irq;
2742 const char *irq_name = devm_kasprintf(dev, GFP_KERNEL, "vp%d", vp->id);
2743
2744 if (!irq_name)
2745 return -ENOMEM;
2746
2747 vp_irq = platform_get_irq_byname(pdev, irq_name);
2748 if (vp_irq < 0)
2749 return dev_err_probe(drm->dev, vp_irq,
2750 "cannot find irq for vop2 vp%d\n", vp->id);
2751
2752 ret = devm_request_irq(dev, vp_irq, rk3576_vp_isr, IRQF_SHARED, irq_name,
2753 vp);
2754 if (ret)
2755 dev_err_probe(drm->dev, ret,
2756 "request irq for vop2 vp%d failed\n", vp->id);
2757 }
2758 }
2759
2760 ret = vop2_find_rgb_encoder(vop2);
2761 if (ret >= 0) {
2762 vop2->rgb = rockchip_rgb_init(dev, &vop2->vps[ret].crtc,
2763 vop2->drm, ret);
2764 if (IS_ERR(vop2->rgb)) {
2765 if (PTR_ERR(vop2->rgb) == -EPROBE_DEFER) {
2766 ret = PTR_ERR(vop2->rgb);
2767 goto err_crtcs;
2768 }
2769 vop2->rgb = NULL;
2770 }
2771 }
2772
2773 rockchip_drm_dma_init_device(vop2->drm, vop2->dev);
2774
2775 pm_runtime_enable(&pdev->dev);
2776
2777 return 0;
2778
2779 err_crtcs:
2780 vop2_destroy_crtcs(vop2);
2781
2782 return ret;
2783 }
2784
vop2_unbind(struct device * dev,struct device * master,void * data)2785 static void vop2_unbind(struct device *dev, struct device *master, void *data)
2786 {
2787 struct vop2 *vop2 = dev_get_drvdata(dev);
2788
2789 pm_runtime_disable(dev);
2790
2791 if (vop2->rgb)
2792 rockchip_rgb_fini(vop2->rgb);
2793
2794 vop2_destroy_crtcs(vop2);
2795 }
2796
2797 const struct component_ops vop2_component_ops = {
2798 .bind = vop2_bind,
2799 .unbind = vop2_unbind,
2800 };
2801 EXPORT_SYMBOL_GPL(vop2_component_ops);
2802