1 // SPDX-License-Identifier: GPL-2.0 or MIT
2 /* Copyright 2023 Collabora ltd. */
3
4 #ifdef CONFIG_ARM_ARCH_TIMER
5 #include <asm/arch_timer.h>
6 #endif
7
8 #include <linux/clk.h>
9 #include <linux/dma-mapping.h>
10 #include <linux/firmware.h>
11 #include <linux/iopoll.h>
12 #include <linux/iosys-map.h>
13 #include <linux/mutex.h>
14 #include <linux/platform_device.h>
15 #include <linux/pm_runtime.h>
16
17 #include <drm/drm_drv.h>
18 #include <drm/drm_managed.h>
19
20 #include "panthor_device.h"
21 #include "panthor_fw.h"
22 #include "panthor_gem.h"
23 #include "panthor_gpu.h"
24 #include "panthor_mmu.h"
25 #include "panthor_regs.h"
26 #include "panthor_sched.h"
27
28 #define CSF_FW_NAME "mali_csffw.bin"
29
30 #define PING_INTERVAL_MS 12000
31 #define PROGRESS_TIMEOUT_CYCLES (5ull * 500 * 1024 * 1024)
32 #define PROGRESS_TIMEOUT_SCALE_SHIFT 10
33 #define IDLE_HYSTERESIS_US 800
34 #define PWROFF_HYSTERESIS_US 10000
35
36 /**
37 * struct panthor_fw_binary_hdr - Firmware binary header.
38 */
39 struct panthor_fw_binary_hdr {
40 /** @magic: Magic value to check binary validity. */
41 u32 magic;
42 #define CSF_FW_BINARY_HEADER_MAGIC 0xc3f13a6e
43
44 /** @minor: Minor FW version. */
45 u8 minor;
46
47 /** @major: Major FW version. */
48 u8 major;
49 #define CSF_FW_BINARY_HEADER_MAJOR_MAX 0
50
51 /** @padding1: MBZ. */
52 u16 padding1;
53
54 /** @version_hash: FW version hash. */
55 u32 version_hash;
56
57 /** @padding2: MBZ. */
58 u32 padding2;
59
60 /** @size: FW binary size. */
61 u32 size;
62 };
63
64 /**
65 * enum panthor_fw_binary_entry_type - Firmware binary entry type
66 */
67 enum panthor_fw_binary_entry_type {
68 /** @CSF_FW_BINARY_ENTRY_TYPE_IFACE: Host <-> FW interface. */
69 CSF_FW_BINARY_ENTRY_TYPE_IFACE = 0,
70
71 /** @CSF_FW_BINARY_ENTRY_TYPE_CONFIG: FW config. */
72 CSF_FW_BINARY_ENTRY_TYPE_CONFIG = 1,
73
74 /** @CSF_FW_BINARY_ENTRY_TYPE_FUTF_TEST: Unit-tests. */
75 CSF_FW_BINARY_ENTRY_TYPE_FUTF_TEST = 2,
76
77 /** @CSF_FW_BINARY_ENTRY_TYPE_TRACE_BUFFER: Trace buffer interface. */
78 CSF_FW_BINARY_ENTRY_TYPE_TRACE_BUFFER = 3,
79
80 /** @CSF_FW_BINARY_ENTRY_TYPE_TIMELINE_METADATA: Timeline metadata interface. */
81 CSF_FW_BINARY_ENTRY_TYPE_TIMELINE_METADATA = 4,
82
83 /**
84 * @CSF_FW_BINARY_ENTRY_TYPE_BUILD_INFO_METADATA: Metadata about how
85 * the FW binary was built.
86 */
87 CSF_FW_BINARY_ENTRY_TYPE_BUILD_INFO_METADATA = 6
88 };
89
90 #define CSF_FW_BINARY_ENTRY_TYPE(ehdr) ((ehdr) & 0xff)
91 #define CSF_FW_BINARY_ENTRY_SIZE(ehdr) (((ehdr) >> 8) & 0xff)
92 #define CSF_FW_BINARY_ENTRY_UPDATE BIT(30)
93 #define CSF_FW_BINARY_ENTRY_OPTIONAL BIT(31)
94
95 #define CSF_FW_BINARY_IFACE_ENTRY_RD BIT(0)
96 #define CSF_FW_BINARY_IFACE_ENTRY_WR BIT(1)
97 #define CSF_FW_BINARY_IFACE_ENTRY_EX BIT(2)
98 #define CSF_FW_BINARY_IFACE_ENTRY_CACHE_MODE_NONE (0 << 3)
99 #define CSF_FW_BINARY_IFACE_ENTRY_CACHE_MODE_CACHED (1 << 3)
100 #define CSF_FW_BINARY_IFACE_ENTRY_CACHE_MODE_UNCACHED_COHERENT (2 << 3)
101 #define CSF_FW_BINARY_IFACE_ENTRY_CACHE_MODE_CACHED_COHERENT (3 << 3)
102 #define CSF_FW_BINARY_IFACE_ENTRY_CACHE_MODE_MASK GENMASK(4, 3)
103 #define CSF_FW_BINARY_IFACE_ENTRY_PROT BIT(5)
104 #define CSF_FW_BINARY_IFACE_ENTRY_SHARED BIT(30)
105 #define CSF_FW_BINARY_IFACE_ENTRY_ZERO BIT(31)
106
107 #define CSF_FW_BINARY_IFACE_ENTRY_SUPPORTED_FLAGS \
108 (CSF_FW_BINARY_IFACE_ENTRY_RD | \
109 CSF_FW_BINARY_IFACE_ENTRY_WR | \
110 CSF_FW_BINARY_IFACE_ENTRY_EX | \
111 CSF_FW_BINARY_IFACE_ENTRY_CACHE_MODE_MASK | \
112 CSF_FW_BINARY_IFACE_ENTRY_PROT | \
113 CSF_FW_BINARY_IFACE_ENTRY_SHARED | \
114 CSF_FW_BINARY_IFACE_ENTRY_ZERO)
115
116 /**
117 * struct panthor_fw_binary_section_entry_hdr - Describes a section of FW binary
118 */
119 struct panthor_fw_binary_section_entry_hdr {
120 /** @flags: Section flags. */
121 u32 flags;
122
123 /** @va: MCU virtual range to map this binary section to. */
124 struct {
125 /** @start: Start address. */
126 u32 start;
127
128 /** @end: End address. */
129 u32 end;
130 } va;
131
132 /** @data: Data to initialize the FW section with. */
133 struct {
134 /** @start: Start offset in the FW binary. */
135 u32 start;
136
137 /** @end: End offset in the FW binary. */
138 u32 end;
139 } data;
140 };
141
142 struct panthor_fw_build_info_hdr {
143 /** @meta_start: Offset of the build info data in the FW binary */
144 u32 meta_start;
145 /** @meta_size: Size of the build info data in the FW binary */
146 u32 meta_size;
147 };
148
149 /**
150 * struct panthor_fw_binary_iter - Firmware binary iterator
151 *
152 * Used to parse a firmware binary.
153 */
154 struct panthor_fw_binary_iter {
155 /** @data: FW binary data. */
156 const void *data;
157
158 /** @size: FW binary size. */
159 size_t size;
160
161 /** @offset: Iterator offset. */
162 size_t offset;
163 };
164
165 /**
166 * struct panthor_fw_section - FW section
167 */
168 struct panthor_fw_section {
169 /** @node: Used to keep track of FW sections. */
170 struct list_head node;
171
172 /** @flags: Section flags, as encoded in the FW binary. */
173 u32 flags;
174
175 /** @mem: Section memory. */
176 struct panthor_kernel_bo *mem;
177
178 /**
179 * @name: Name of the section, as specified in the binary.
180 *
181 * Can be NULL.
182 */
183 const char *name;
184
185 /**
186 * @data: Initial data copied to the FW memory.
187 *
188 * We keep data around so we can reload sections after a reset.
189 */
190 struct {
191 /** @buf: Buffed used to store init data. */
192 const void *buf;
193
194 /** @size: Size of @buf in bytes. */
195 size_t size;
196 } data;
197 };
198
199 #define CSF_MCU_SHARED_REGION_START 0x04000000ULL
200 #define CSF_MCU_SHARED_REGION_SIZE 0x04000000ULL
201
202 #define MIN_CS_PER_CSG 8
203 #define MIN_CSGS 3
204
205 #define CSF_IFACE_VERSION(major, minor, patch) \
206 (((major) << 24) | ((minor) << 16) | (patch))
207 #define CSF_IFACE_VERSION_MAJOR(v) ((v) >> 24)
208 #define CSF_IFACE_VERSION_MINOR(v) (((v) >> 16) & 0xff)
209 #define CSF_IFACE_VERSION_PATCH(v) ((v) & 0xffff)
210
211 #define CSF_GROUP_CONTROL_OFFSET 0x1000
212 #define CSF_STREAM_CONTROL_OFFSET 0x40
213 #define CSF_UNPRESERVED_REG_COUNT 4
214
215 /**
216 * struct panthor_fw_iface - FW interfaces
217 */
218 struct panthor_fw_iface {
219 /** @global: Global interface. */
220 struct panthor_fw_global_iface global;
221
222 /** @groups: Group slot interfaces. */
223 struct panthor_fw_csg_iface groups[MAX_CSGS];
224
225 /** @streams: Command stream slot interfaces. */
226 struct panthor_fw_cs_iface streams[MAX_CSGS][MAX_CS_PER_CSG];
227 };
228
229 /**
230 * struct panthor_fw - Firmware management
231 */
232 struct panthor_fw {
233 /** @vm: MCU VM. */
234 struct panthor_vm *vm;
235
236 /** @sections: List of FW sections. */
237 struct list_head sections;
238
239 /** @shared_section: The section containing the FW interfaces. */
240 struct panthor_fw_section *shared_section;
241
242 /** @iface: FW interfaces. */
243 struct panthor_fw_iface iface;
244
245 /** @watchdog: Collection of fields relating to the FW watchdog. */
246 struct {
247 /** @ping_work: Delayed work used to ping the FW. */
248 struct delayed_work ping_work;
249 } watchdog;
250
251 /**
252 * @req_waitqueue: FW request waitqueue.
253 *
254 * Everytime a request is sent to a command stream group or the global
255 * interface, the caller will first busy wait for the request to be
256 * acknowledged, and then fallback to a sleeping wait.
257 *
258 * This wait queue is here to support the sleeping wait flavor.
259 */
260 wait_queue_head_t req_waitqueue;
261
262 /** @booted: True is the FW is booted */
263 bool booted;
264
265 /** @irq: Job irq data. */
266 struct panthor_irq irq;
267 };
268
panthor_fw_vm(struct panthor_device * ptdev)269 struct panthor_vm *panthor_fw_vm(struct panthor_device *ptdev)
270 {
271 return ptdev->fw->vm;
272 }
273
274 /**
275 * panthor_fw_get_glb_iface() - Get the global interface
276 * @ptdev: Device.
277 *
278 * Return: The global interface.
279 */
280 struct panthor_fw_global_iface *
panthor_fw_get_glb_iface(struct panthor_device * ptdev)281 panthor_fw_get_glb_iface(struct panthor_device *ptdev)
282 {
283 return &ptdev->fw->iface.global;
284 }
285
286 /**
287 * panthor_fw_get_csg_iface() - Get a command stream group slot interface
288 * @ptdev: Device.
289 * @csg_slot: Index of the command stream group slot.
290 *
291 * Return: The command stream group slot interface.
292 */
293 struct panthor_fw_csg_iface *
panthor_fw_get_csg_iface(struct panthor_device * ptdev,u32 csg_slot)294 panthor_fw_get_csg_iface(struct panthor_device *ptdev, u32 csg_slot)
295 {
296 if (drm_WARN_ON(&ptdev->base, csg_slot >= MAX_CSGS))
297 return NULL;
298
299 return &ptdev->fw->iface.groups[csg_slot];
300 }
301
302 /**
303 * panthor_fw_get_cs_iface() - Get a command stream slot interface
304 * @ptdev: Device.
305 * @csg_slot: Index of the command stream group slot.
306 * @cs_slot: Index of the command stream slot.
307 *
308 * Return: The command stream slot interface.
309 */
310 struct panthor_fw_cs_iface *
panthor_fw_get_cs_iface(struct panthor_device * ptdev,u32 csg_slot,u32 cs_slot)311 panthor_fw_get_cs_iface(struct panthor_device *ptdev, u32 csg_slot, u32 cs_slot)
312 {
313 if (drm_WARN_ON(&ptdev->base, csg_slot >= MAX_CSGS || cs_slot >= MAX_CS_PER_CSG))
314 return NULL;
315
316 return &ptdev->fw->iface.streams[csg_slot][cs_slot];
317 }
318
319 /**
320 * panthor_fw_conv_timeout() - Convert a timeout into a cycle-count
321 * @ptdev: Device.
322 * @timeout_us: Timeout expressed in micro-seconds.
323 *
324 * The FW has two timer sources: the GPU counter or arch-timer. We need
325 * to express timeouts in term of number of cycles and specify which
326 * timer source should be used.
327 *
328 * Return: A value suitable for timeout fields in the global interface.
329 */
panthor_fw_conv_timeout(struct panthor_device * ptdev,u32 timeout_us)330 static u32 panthor_fw_conv_timeout(struct panthor_device *ptdev, u32 timeout_us)
331 {
332 bool use_cycle_counter = false;
333 u32 timer_rate = 0;
334 u64 mod_cycles;
335
336 #ifdef CONFIG_ARM_ARCH_TIMER
337 timer_rate = arch_timer_get_cntfrq();
338 #endif
339
340 if (!timer_rate) {
341 use_cycle_counter = true;
342 timer_rate = clk_get_rate(ptdev->clks.core);
343 }
344
345 if (drm_WARN_ON(&ptdev->base, !timer_rate)) {
346 /* We couldn't get a valid clock rate, let's just pick the
347 * maximum value so the FW still handles the core
348 * power on/off requests.
349 */
350 return GLB_TIMER_VAL(~0) |
351 GLB_TIMER_SOURCE_GPU_COUNTER;
352 }
353
354 mod_cycles = DIV_ROUND_UP_ULL((u64)timeout_us * timer_rate,
355 1000000ull << 10);
356 if (drm_WARN_ON(&ptdev->base, mod_cycles > GLB_TIMER_VAL(~0)))
357 mod_cycles = GLB_TIMER_VAL(~0);
358
359 return GLB_TIMER_VAL(mod_cycles) |
360 (use_cycle_counter ? GLB_TIMER_SOURCE_GPU_COUNTER : 0);
361 }
362
panthor_fw_binary_iter_read(struct panthor_device * ptdev,struct panthor_fw_binary_iter * iter,void * out,size_t size)363 static int panthor_fw_binary_iter_read(struct panthor_device *ptdev,
364 struct panthor_fw_binary_iter *iter,
365 void *out, size_t size)
366 {
367 size_t new_offset = iter->offset + size;
368
369 if (new_offset > iter->size || new_offset < iter->offset) {
370 drm_err(&ptdev->base, "Firmware too small\n");
371 return -EINVAL;
372 }
373
374 memcpy(out, iter->data + iter->offset, size);
375 iter->offset = new_offset;
376 return 0;
377 }
378
panthor_fw_binary_sub_iter_init(struct panthor_device * ptdev,struct panthor_fw_binary_iter * iter,struct panthor_fw_binary_iter * sub_iter,size_t size)379 static int panthor_fw_binary_sub_iter_init(struct panthor_device *ptdev,
380 struct panthor_fw_binary_iter *iter,
381 struct panthor_fw_binary_iter *sub_iter,
382 size_t size)
383 {
384 size_t new_offset = iter->offset + size;
385
386 if (new_offset > iter->size || new_offset < iter->offset) {
387 drm_err(&ptdev->base, "Firmware entry too long\n");
388 return -EINVAL;
389 }
390
391 sub_iter->offset = 0;
392 sub_iter->data = iter->data + iter->offset;
393 sub_iter->size = size;
394 iter->offset = new_offset;
395 return 0;
396 }
397
panthor_fw_init_section_mem(struct panthor_device * ptdev,struct panthor_fw_section * section)398 static void panthor_fw_init_section_mem(struct panthor_device *ptdev,
399 struct panthor_fw_section *section)
400 {
401 bool was_mapped = !!section->mem->kmap;
402 int ret;
403
404 if (!section->data.size &&
405 !(section->flags & CSF_FW_BINARY_IFACE_ENTRY_ZERO))
406 return;
407
408 ret = panthor_kernel_bo_vmap(section->mem);
409 if (drm_WARN_ON(&ptdev->base, ret))
410 return;
411
412 memcpy(section->mem->kmap, section->data.buf, section->data.size);
413 if (section->flags & CSF_FW_BINARY_IFACE_ENTRY_ZERO) {
414 memset(section->mem->kmap + section->data.size, 0,
415 panthor_kernel_bo_size(section->mem) - section->data.size);
416 }
417
418 if (!was_mapped)
419 panthor_kernel_bo_vunmap(section->mem);
420 }
421
422 /**
423 * panthor_fw_alloc_queue_iface_mem() - Allocate a ring-buffer interfaces.
424 * @ptdev: Device.
425 * @input: Pointer holding the input interface on success.
426 * Should be ignored on failure.
427 * @output: Pointer holding the output interface on success.
428 * Should be ignored on failure.
429 * @input_fw_va: Pointer holding the input interface FW VA on success.
430 * Should be ignored on failure.
431 * @output_fw_va: Pointer holding the output interface FW VA on success.
432 * Should be ignored on failure.
433 *
434 * Allocates panthor_fw_ringbuf_{input,out}_iface interfaces. The input
435 * interface is at offset 0, and the output interface at offset 4096.
436 *
437 * Return: A valid pointer in case of success, an ERR_PTR() otherwise.
438 */
439 struct panthor_kernel_bo *
panthor_fw_alloc_queue_iface_mem(struct panthor_device * ptdev,struct panthor_fw_ringbuf_input_iface ** input,const struct panthor_fw_ringbuf_output_iface ** output,u32 * input_fw_va,u32 * output_fw_va)440 panthor_fw_alloc_queue_iface_mem(struct panthor_device *ptdev,
441 struct panthor_fw_ringbuf_input_iface **input,
442 const struct panthor_fw_ringbuf_output_iface **output,
443 u32 *input_fw_va, u32 *output_fw_va)
444 {
445 struct panthor_kernel_bo *mem;
446 int ret;
447
448 mem = panthor_kernel_bo_create(ptdev, ptdev->fw->vm, SZ_8K,
449 DRM_PANTHOR_BO_NO_MMAP,
450 DRM_PANTHOR_VM_BIND_OP_MAP_NOEXEC |
451 DRM_PANTHOR_VM_BIND_OP_MAP_UNCACHED,
452 PANTHOR_VM_KERNEL_AUTO_VA);
453 if (IS_ERR(mem))
454 return mem;
455
456 ret = panthor_kernel_bo_vmap(mem);
457 if (ret) {
458 panthor_kernel_bo_destroy(mem);
459 return ERR_PTR(ret);
460 }
461
462 memset(mem->kmap, 0, panthor_kernel_bo_size(mem));
463 *input = mem->kmap;
464 *output = mem->kmap + SZ_4K;
465 *input_fw_va = panthor_kernel_bo_gpuva(mem);
466 *output_fw_va = *input_fw_va + SZ_4K;
467
468 return mem;
469 }
470
471 /**
472 * panthor_fw_alloc_suspend_buf_mem() - Allocate a suspend buffer for a command stream group.
473 * @ptdev: Device.
474 * @size: Size of the suspend buffer.
475 *
476 * Return: A valid pointer in case of success, an ERR_PTR() otherwise.
477 */
478 struct panthor_kernel_bo *
panthor_fw_alloc_suspend_buf_mem(struct panthor_device * ptdev,size_t size)479 panthor_fw_alloc_suspend_buf_mem(struct panthor_device *ptdev, size_t size)
480 {
481 return panthor_kernel_bo_create(ptdev, panthor_fw_vm(ptdev), size,
482 DRM_PANTHOR_BO_NO_MMAP,
483 DRM_PANTHOR_VM_BIND_OP_MAP_NOEXEC,
484 PANTHOR_VM_KERNEL_AUTO_VA);
485 }
486
panthor_fw_load_section_entry(struct panthor_device * ptdev,const struct firmware * fw,struct panthor_fw_binary_iter * iter,u32 ehdr)487 static int panthor_fw_load_section_entry(struct panthor_device *ptdev,
488 const struct firmware *fw,
489 struct panthor_fw_binary_iter *iter,
490 u32 ehdr)
491 {
492 ssize_t vm_pgsz = panthor_vm_page_size(ptdev->fw->vm);
493 struct panthor_fw_binary_section_entry_hdr hdr;
494 struct panthor_fw_section *section;
495 u32 section_size;
496 u32 name_len;
497 int ret;
498
499 ret = panthor_fw_binary_iter_read(ptdev, iter, &hdr, sizeof(hdr));
500 if (ret)
501 return ret;
502
503 if (hdr.data.end < hdr.data.start) {
504 drm_err(&ptdev->base, "Firmware corrupted, data.end < data.start (0x%x < 0x%x)\n",
505 hdr.data.end, hdr.data.start);
506 return -EINVAL;
507 }
508
509 if (hdr.va.end < hdr.va.start) {
510 drm_err(&ptdev->base, "Firmware corrupted, hdr.va.end < hdr.va.start (0x%x < 0x%x)\n",
511 hdr.va.end, hdr.va.start);
512 return -EINVAL;
513 }
514
515 if (hdr.data.end > fw->size) {
516 drm_err(&ptdev->base, "Firmware corrupted, file truncated? data_end=0x%x > fw size=0x%zx\n",
517 hdr.data.end, fw->size);
518 return -EINVAL;
519 }
520
521 if (!IS_ALIGNED(hdr.va.start, vm_pgsz) || !IS_ALIGNED(hdr.va.end, vm_pgsz)) {
522 drm_err(&ptdev->base, "Firmware corrupted, virtual addresses not page aligned: 0x%x-0x%x\n",
523 hdr.va.start, hdr.va.end);
524 return -EINVAL;
525 }
526
527 if (hdr.flags & ~CSF_FW_BINARY_IFACE_ENTRY_SUPPORTED_FLAGS) {
528 drm_err(&ptdev->base, "Firmware contains interface with unsupported flags (0x%x)\n",
529 hdr.flags);
530 return -EINVAL;
531 }
532
533 if (hdr.flags & CSF_FW_BINARY_IFACE_ENTRY_PROT) {
534 drm_warn(&ptdev->base,
535 "Firmware protected mode entry not be supported, ignoring");
536 return 0;
537 }
538
539 if (hdr.va.start == CSF_MCU_SHARED_REGION_START &&
540 !(hdr.flags & CSF_FW_BINARY_IFACE_ENTRY_SHARED)) {
541 drm_err(&ptdev->base,
542 "Interface at 0x%llx must be shared", CSF_MCU_SHARED_REGION_START);
543 return -EINVAL;
544 }
545
546 name_len = iter->size - iter->offset;
547
548 section = drmm_kzalloc(&ptdev->base, sizeof(*section), GFP_KERNEL);
549 if (!section)
550 return -ENOMEM;
551
552 list_add_tail(§ion->node, &ptdev->fw->sections);
553 section->flags = hdr.flags;
554 section->data.size = hdr.data.end - hdr.data.start;
555
556 if (section->data.size > 0) {
557 void *data = drmm_kmalloc(&ptdev->base, section->data.size, GFP_KERNEL);
558
559 if (!data)
560 return -ENOMEM;
561
562 memcpy(data, fw->data + hdr.data.start, section->data.size);
563 section->data.buf = data;
564 }
565
566 if (name_len > 0) {
567 char *name = drmm_kmalloc(&ptdev->base, name_len + 1, GFP_KERNEL);
568
569 if (!name)
570 return -ENOMEM;
571
572 memcpy(name, iter->data + iter->offset, name_len);
573 name[name_len] = '\0';
574 section->name = name;
575 }
576
577 section_size = hdr.va.end - hdr.va.start;
578 if (section_size) {
579 u32 cache_mode = hdr.flags & CSF_FW_BINARY_IFACE_ENTRY_CACHE_MODE_MASK;
580 struct panthor_gem_object *bo;
581 u32 vm_map_flags = 0;
582 struct sg_table *sgt;
583 u64 va = hdr.va.start;
584
585 if (!(hdr.flags & CSF_FW_BINARY_IFACE_ENTRY_WR))
586 vm_map_flags |= DRM_PANTHOR_VM_BIND_OP_MAP_READONLY;
587
588 if (!(hdr.flags & CSF_FW_BINARY_IFACE_ENTRY_EX))
589 vm_map_flags |= DRM_PANTHOR_VM_BIND_OP_MAP_NOEXEC;
590
591 /* TODO: CSF_FW_BINARY_IFACE_ENTRY_CACHE_MODE_*_COHERENT are mapped to
592 * non-cacheable for now. We might want to introduce a new
593 * IOMMU_xxx flag (or abuse IOMMU_MMIO, which maps to device
594 * memory and is currently not used by our driver) for
595 * AS_MEMATTR_AARCH64_SHARED memory, so we can take benefit
596 * of IO-coherent systems.
597 */
598 if (cache_mode != CSF_FW_BINARY_IFACE_ENTRY_CACHE_MODE_CACHED)
599 vm_map_flags |= DRM_PANTHOR_VM_BIND_OP_MAP_UNCACHED;
600
601 section->mem = panthor_kernel_bo_create(ptdev, panthor_fw_vm(ptdev),
602 section_size,
603 DRM_PANTHOR_BO_NO_MMAP,
604 vm_map_flags, va);
605 if (IS_ERR(section->mem))
606 return PTR_ERR(section->mem);
607
608 if (drm_WARN_ON(&ptdev->base, section->mem->va_node.start != hdr.va.start))
609 return -EINVAL;
610
611 if (section->flags & CSF_FW_BINARY_IFACE_ENTRY_SHARED) {
612 ret = panthor_kernel_bo_vmap(section->mem);
613 if (ret)
614 return ret;
615 }
616
617 panthor_fw_init_section_mem(ptdev, section);
618
619 bo = to_panthor_bo(section->mem->obj);
620 sgt = drm_gem_shmem_get_pages_sgt(&bo->base);
621 if (IS_ERR(sgt))
622 return PTR_ERR(sgt);
623
624 dma_sync_sgtable_for_device(ptdev->base.dev, sgt, DMA_TO_DEVICE);
625 }
626
627 if (hdr.va.start == CSF_MCU_SHARED_REGION_START)
628 ptdev->fw->shared_section = section;
629
630 return 0;
631 }
632
panthor_fw_read_build_info(struct panthor_device * ptdev,const struct firmware * fw,struct panthor_fw_binary_iter * iter,u32 ehdr)633 static int panthor_fw_read_build_info(struct panthor_device *ptdev,
634 const struct firmware *fw,
635 struct panthor_fw_binary_iter *iter,
636 u32 ehdr)
637 {
638 struct panthor_fw_build_info_hdr hdr;
639 static const char git_sha_header[] = "git_sha: ";
640 const int header_len = sizeof(git_sha_header) - 1;
641 int ret;
642
643 ret = panthor_fw_binary_iter_read(ptdev, iter, &hdr, sizeof(hdr));
644 if (ret)
645 return ret;
646
647 if (hdr.meta_start > fw->size ||
648 hdr.meta_start + hdr.meta_size > fw->size) {
649 drm_err(&ptdev->base, "Firmware build info corrupt\n");
650 /* We don't need the build info, so continue */
651 return 0;
652 }
653
654 if (memcmp(git_sha_header, fw->data + hdr.meta_start, header_len)) {
655 /* Not the expected header, this isn't metadata we understand */
656 return 0;
657 }
658
659 /* Check that the git SHA is NULL terminated as expected */
660 if (fw->data[hdr.meta_start + hdr.meta_size - 1] != '\0') {
661 drm_warn(&ptdev->base, "Firmware's git sha is not NULL terminated\n");
662 /* Don't treat as fatal */
663 return 0;
664 }
665
666 drm_info(&ptdev->base, "Firmware git sha: %s\n",
667 fw->data + hdr.meta_start + header_len);
668
669 return 0;
670 }
671
672 static void
panthor_reload_fw_sections(struct panthor_device * ptdev,bool full_reload)673 panthor_reload_fw_sections(struct panthor_device *ptdev, bool full_reload)
674 {
675 struct panthor_fw_section *section;
676
677 list_for_each_entry(section, &ptdev->fw->sections, node) {
678 struct sg_table *sgt;
679
680 if (!full_reload && !(section->flags & CSF_FW_BINARY_IFACE_ENTRY_WR))
681 continue;
682
683 panthor_fw_init_section_mem(ptdev, section);
684 sgt = drm_gem_shmem_get_pages_sgt(&to_panthor_bo(section->mem->obj)->base);
685 if (!drm_WARN_ON(&ptdev->base, IS_ERR_OR_NULL(sgt)))
686 dma_sync_sgtable_for_device(ptdev->base.dev, sgt, DMA_TO_DEVICE);
687 }
688 }
689
panthor_fw_load_entry(struct panthor_device * ptdev,const struct firmware * fw,struct panthor_fw_binary_iter * iter)690 static int panthor_fw_load_entry(struct panthor_device *ptdev,
691 const struct firmware *fw,
692 struct panthor_fw_binary_iter *iter)
693 {
694 struct panthor_fw_binary_iter eiter;
695 u32 ehdr;
696 int ret;
697
698 ret = panthor_fw_binary_iter_read(ptdev, iter, &ehdr, sizeof(ehdr));
699 if (ret)
700 return ret;
701
702 if ((iter->offset % sizeof(u32)) ||
703 (CSF_FW_BINARY_ENTRY_SIZE(ehdr) % sizeof(u32))) {
704 drm_err(&ptdev->base, "Firmware entry isn't 32 bit aligned, offset=0x%x size=0x%x\n",
705 (u32)(iter->offset - sizeof(u32)), CSF_FW_BINARY_ENTRY_SIZE(ehdr));
706 return -EINVAL;
707 }
708
709 if (panthor_fw_binary_sub_iter_init(ptdev, iter, &eiter,
710 CSF_FW_BINARY_ENTRY_SIZE(ehdr) - sizeof(ehdr)))
711 return -EINVAL;
712
713 switch (CSF_FW_BINARY_ENTRY_TYPE(ehdr)) {
714 case CSF_FW_BINARY_ENTRY_TYPE_IFACE:
715 return panthor_fw_load_section_entry(ptdev, fw, &eiter, ehdr);
716 case CSF_FW_BINARY_ENTRY_TYPE_BUILD_INFO_METADATA:
717 return panthor_fw_read_build_info(ptdev, fw, &eiter, ehdr);
718
719 /* FIXME: handle those entry types? */
720 case CSF_FW_BINARY_ENTRY_TYPE_CONFIG:
721 case CSF_FW_BINARY_ENTRY_TYPE_FUTF_TEST:
722 case CSF_FW_BINARY_ENTRY_TYPE_TRACE_BUFFER:
723 case CSF_FW_BINARY_ENTRY_TYPE_TIMELINE_METADATA:
724 return 0;
725 default:
726 break;
727 }
728
729 if (ehdr & CSF_FW_BINARY_ENTRY_OPTIONAL)
730 return 0;
731
732 drm_err(&ptdev->base,
733 "Unsupported non-optional entry type %u in firmware\n",
734 CSF_FW_BINARY_ENTRY_TYPE(ehdr));
735 return -EINVAL;
736 }
737
panthor_fw_load(struct panthor_device * ptdev)738 static int panthor_fw_load(struct panthor_device *ptdev)
739 {
740 const struct firmware *fw = NULL;
741 struct panthor_fw_binary_iter iter = {};
742 struct panthor_fw_binary_hdr hdr;
743 char fw_path[128];
744 int ret;
745
746 snprintf(fw_path, sizeof(fw_path), "arm/mali/arch%d.%d/%s",
747 (u32)GPU_ARCH_MAJOR(ptdev->gpu_info.gpu_id),
748 (u32)GPU_ARCH_MINOR(ptdev->gpu_info.gpu_id),
749 CSF_FW_NAME);
750
751 ret = request_firmware(&fw, fw_path, ptdev->base.dev);
752 if (ret) {
753 drm_err(&ptdev->base, "Failed to load firmware image '%s'\n",
754 CSF_FW_NAME);
755 return ret;
756 }
757
758 iter.data = fw->data;
759 iter.size = fw->size;
760 ret = panthor_fw_binary_iter_read(ptdev, &iter, &hdr, sizeof(hdr));
761 if (ret)
762 goto out;
763
764 if (hdr.magic != CSF_FW_BINARY_HEADER_MAGIC) {
765 ret = -EINVAL;
766 drm_err(&ptdev->base, "Invalid firmware magic\n");
767 goto out;
768 }
769
770 if (hdr.major != CSF_FW_BINARY_HEADER_MAJOR_MAX) {
771 ret = -EINVAL;
772 drm_err(&ptdev->base, "Unsupported firmware binary header version %d.%d (expected %d.x)\n",
773 hdr.major, hdr.minor, CSF_FW_BINARY_HEADER_MAJOR_MAX);
774 goto out;
775 }
776
777 if (hdr.size > iter.size) {
778 drm_err(&ptdev->base, "Firmware image is truncated\n");
779 goto out;
780 }
781
782 iter.size = hdr.size;
783
784 while (iter.offset < hdr.size) {
785 ret = panthor_fw_load_entry(ptdev, fw, &iter);
786 if (ret)
787 goto out;
788 }
789
790 if (!ptdev->fw->shared_section) {
791 drm_err(&ptdev->base, "Shared interface region not found\n");
792 ret = -EINVAL;
793 goto out;
794 }
795
796 out:
797 release_firmware(fw);
798 return ret;
799 }
800
801 /**
802 * iface_fw_to_cpu_addr() - Turn an MCU address into a CPU address
803 * @ptdev: Device.
804 * @mcu_va: MCU address.
805 *
806 * Return: NULL if the address is not part of the shared section, non-NULL otherwise.
807 */
iface_fw_to_cpu_addr(struct panthor_device * ptdev,u32 mcu_va)808 static void *iface_fw_to_cpu_addr(struct panthor_device *ptdev, u32 mcu_va)
809 {
810 u64 shared_mem_start = panthor_kernel_bo_gpuva(ptdev->fw->shared_section->mem);
811 u64 shared_mem_end = shared_mem_start +
812 panthor_kernel_bo_size(ptdev->fw->shared_section->mem);
813 if (mcu_va < shared_mem_start || mcu_va >= shared_mem_end)
814 return NULL;
815
816 return ptdev->fw->shared_section->mem->kmap + (mcu_va - shared_mem_start);
817 }
818
panthor_init_cs_iface(struct panthor_device * ptdev,unsigned int csg_idx,unsigned int cs_idx)819 static int panthor_init_cs_iface(struct panthor_device *ptdev,
820 unsigned int csg_idx, unsigned int cs_idx)
821 {
822 struct panthor_fw_global_iface *glb_iface = panthor_fw_get_glb_iface(ptdev);
823 struct panthor_fw_csg_iface *csg_iface = panthor_fw_get_csg_iface(ptdev, csg_idx);
824 struct panthor_fw_cs_iface *cs_iface = &ptdev->fw->iface.streams[csg_idx][cs_idx];
825 u64 shared_section_sz = panthor_kernel_bo_size(ptdev->fw->shared_section->mem);
826 u32 iface_offset = CSF_GROUP_CONTROL_OFFSET +
827 (csg_idx * glb_iface->control->group_stride) +
828 CSF_STREAM_CONTROL_OFFSET +
829 (cs_idx * csg_iface->control->stream_stride);
830 struct panthor_fw_cs_iface *first_cs_iface =
831 panthor_fw_get_cs_iface(ptdev, 0, 0);
832
833 if (iface_offset + sizeof(*cs_iface) >= shared_section_sz)
834 return -EINVAL;
835
836 spin_lock_init(&cs_iface->lock);
837 cs_iface->control = ptdev->fw->shared_section->mem->kmap + iface_offset;
838 cs_iface->input = iface_fw_to_cpu_addr(ptdev, cs_iface->control->input_va);
839 cs_iface->output = iface_fw_to_cpu_addr(ptdev, cs_iface->control->output_va);
840
841 if (!cs_iface->input || !cs_iface->output) {
842 drm_err(&ptdev->base, "Invalid stream control interface input/output VA");
843 return -EINVAL;
844 }
845
846 if (cs_iface != first_cs_iface) {
847 if (cs_iface->control->features != first_cs_iface->control->features) {
848 drm_err(&ptdev->base, "Expecting identical CS slots");
849 return -EINVAL;
850 }
851 } else {
852 u32 reg_count = CS_FEATURES_WORK_REGS(cs_iface->control->features);
853
854 ptdev->csif_info.cs_reg_count = reg_count;
855 ptdev->csif_info.unpreserved_cs_reg_count = CSF_UNPRESERVED_REG_COUNT;
856 }
857
858 return 0;
859 }
860
compare_csg(const struct panthor_fw_csg_control_iface * a,const struct panthor_fw_csg_control_iface * b)861 static bool compare_csg(const struct panthor_fw_csg_control_iface *a,
862 const struct panthor_fw_csg_control_iface *b)
863 {
864 if (a->features != b->features)
865 return false;
866 if (a->suspend_size != b->suspend_size)
867 return false;
868 if (a->protm_suspend_size != b->protm_suspend_size)
869 return false;
870 if (a->stream_num != b->stream_num)
871 return false;
872 return true;
873 }
874
panthor_init_csg_iface(struct panthor_device * ptdev,unsigned int csg_idx)875 static int panthor_init_csg_iface(struct panthor_device *ptdev,
876 unsigned int csg_idx)
877 {
878 struct panthor_fw_global_iface *glb_iface = panthor_fw_get_glb_iface(ptdev);
879 struct panthor_fw_csg_iface *csg_iface = &ptdev->fw->iface.groups[csg_idx];
880 u64 shared_section_sz = panthor_kernel_bo_size(ptdev->fw->shared_section->mem);
881 u32 iface_offset = CSF_GROUP_CONTROL_OFFSET + (csg_idx * glb_iface->control->group_stride);
882 unsigned int i;
883
884 if (iface_offset + sizeof(*csg_iface) >= shared_section_sz)
885 return -EINVAL;
886
887 spin_lock_init(&csg_iface->lock);
888 csg_iface->control = ptdev->fw->shared_section->mem->kmap + iface_offset;
889 csg_iface->input = iface_fw_to_cpu_addr(ptdev, csg_iface->control->input_va);
890 csg_iface->output = iface_fw_to_cpu_addr(ptdev, csg_iface->control->output_va);
891
892 if (csg_iface->control->stream_num < MIN_CS_PER_CSG ||
893 csg_iface->control->stream_num > MAX_CS_PER_CSG)
894 return -EINVAL;
895
896 if (!csg_iface->input || !csg_iface->output) {
897 drm_err(&ptdev->base, "Invalid group control interface input/output VA");
898 return -EINVAL;
899 }
900
901 if (csg_idx > 0) {
902 struct panthor_fw_csg_iface *first_csg_iface =
903 panthor_fw_get_csg_iface(ptdev, 0);
904
905 if (!compare_csg(first_csg_iface->control, csg_iface->control)) {
906 drm_err(&ptdev->base, "Expecting identical CSG slots");
907 return -EINVAL;
908 }
909 }
910
911 for (i = 0; i < csg_iface->control->stream_num; i++) {
912 int ret = panthor_init_cs_iface(ptdev, csg_idx, i);
913
914 if (ret)
915 return ret;
916 }
917
918 return 0;
919 }
920
panthor_get_instr_features(struct panthor_device * ptdev)921 static u32 panthor_get_instr_features(struct panthor_device *ptdev)
922 {
923 struct panthor_fw_global_iface *glb_iface = panthor_fw_get_glb_iface(ptdev);
924
925 if (glb_iface->control->version < CSF_IFACE_VERSION(1, 1, 0))
926 return 0;
927
928 return glb_iface->control->instr_features;
929 }
930
panthor_fw_init_ifaces(struct panthor_device * ptdev)931 static int panthor_fw_init_ifaces(struct panthor_device *ptdev)
932 {
933 struct panthor_fw_global_iface *glb_iface = &ptdev->fw->iface.global;
934 unsigned int i;
935
936 if (!ptdev->fw->shared_section->mem->kmap)
937 return -EINVAL;
938
939 spin_lock_init(&glb_iface->lock);
940 glb_iface->control = ptdev->fw->shared_section->mem->kmap;
941
942 if (!glb_iface->control->version) {
943 drm_err(&ptdev->base, "Firmware version is 0. Firmware may have failed to boot");
944 return -EINVAL;
945 }
946
947 glb_iface->input = iface_fw_to_cpu_addr(ptdev, glb_iface->control->input_va);
948 glb_iface->output = iface_fw_to_cpu_addr(ptdev, glb_iface->control->output_va);
949 if (!glb_iface->input || !glb_iface->output) {
950 drm_err(&ptdev->base, "Invalid global control interface input/output VA");
951 return -EINVAL;
952 }
953
954 if (glb_iface->control->group_num > MAX_CSGS ||
955 glb_iface->control->group_num < MIN_CSGS) {
956 drm_err(&ptdev->base, "Invalid number of control groups");
957 return -EINVAL;
958 }
959
960 for (i = 0; i < glb_iface->control->group_num; i++) {
961 int ret = panthor_init_csg_iface(ptdev, i);
962
963 if (ret)
964 return ret;
965 }
966
967 drm_info(&ptdev->base, "CSF FW using interface v%d.%d.%d, Features %#x Instrumentation features %#x",
968 CSF_IFACE_VERSION_MAJOR(glb_iface->control->version),
969 CSF_IFACE_VERSION_MINOR(glb_iface->control->version),
970 CSF_IFACE_VERSION_PATCH(glb_iface->control->version),
971 glb_iface->control->features,
972 panthor_get_instr_features(ptdev));
973 return 0;
974 }
975
panthor_fw_init_global_iface(struct panthor_device * ptdev)976 static void panthor_fw_init_global_iface(struct panthor_device *ptdev)
977 {
978 struct panthor_fw_global_iface *glb_iface = panthor_fw_get_glb_iface(ptdev);
979
980 /* Enable all cores. */
981 glb_iface->input->core_en_mask = ptdev->gpu_info.shader_present;
982
983 /* Setup timers. */
984 glb_iface->input->poweroff_timer = panthor_fw_conv_timeout(ptdev, PWROFF_HYSTERESIS_US);
985 glb_iface->input->progress_timer = PROGRESS_TIMEOUT_CYCLES >> PROGRESS_TIMEOUT_SCALE_SHIFT;
986 glb_iface->input->idle_timer = panthor_fw_conv_timeout(ptdev, IDLE_HYSTERESIS_US);
987
988 /* Enable interrupts we care about. */
989 glb_iface->input->ack_irq_mask = GLB_CFG_ALLOC_EN |
990 GLB_PING |
991 GLB_CFG_PROGRESS_TIMER |
992 GLB_CFG_POWEROFF_TIMER |
993 GLB_IDLE_EN |
994 GLB_IDLE;
995
996 panthor_fw_update_reqs(glb_iface, req, GLB_IDLE_EN, GLB_IDLE_EN);
997 panthor_fw_toggle_reqs(glb_iface, req, ack,
998 GLB_CFG_ALLOC_EN |
999 GLB_CFG_POWEROFF_TIMER |
1000 GLB_CFG_PROGRESS_TIMER);
1001
1002 gpu_write(ptdev, CSF_DOORBELL(CSF_GLB_DOORBELL_ID), 1);
1003
1004 /* Kick the watchdog. */
1005 mod_delayed_work(ptdev->reset.wq, &ptdev->fw->watchdog.ping_work,
1006 msecs_to_jiffies(PING_INTERVAL_MS));
1007 }
1008
panthor_job_irq_handler(struct panthor_device * ptdev,u32 status)1009 static void panthor_job_irq_handler(struct panthor_device *ptdev, u32 status)
1010 {
1011 if (!ptdev->fw->booted && (status & JOB_INT_GLOBAL_IF))
1012 ptdev->fw->booted = true;
1013
1014 wake_up_all(&ptdev->fw->req_waitqueue);
1015
1016 /* If the FW is not booted, don't process IRQs, just flag the FW as booted. */
1017 if (!ptdev->fw->booted)
1018 return;
1019
1020 panthor_sched_report_fw_events(ptdev, status);
1021 }
1022 PANTHOR_IRQ_HANDLER(job, JOB, panthor_job_irq_handler);
1023
panthor_fw_start(struct panthor_device * ptdev)1024 static int panthor_fw_start(struct panthor_device *ptdev)
1025 {
1026 bool timedout = false;
1027
1028 ptdev->fw->booted = false;
1029 panthor_job_irq_resume(&ptdev->fw->irq, ~0);
1030 gpu_write(ptdev, MCU_CONTROL, MCU_CONTROL_AUTO);
1031
1032 if (!wait_event_timeout(ptdev->fw->req_waitqueue,
1033 ptdev->fw->booted,
1034 msecs_to_jiffies(1000))) {
1035 if (!ptdev->fw->booted &&
1036 !(gpu_read(ptdev, JOB_INT_STAT) & JOB_INT_GLOBAL_IF))
1037 timedout = true;
1038 }
1039
1040 if (timedout) {
1041 static const char * const status_str[] = {
1042 [MCU_STATUS_DISABLED] = "disabled",
1043 [MCU_STATUS_ENABLED] = "enabled",
1044 [MCU_STATUS_HALT] = "halt",
1045 [MCU_STATUS_FATAL] = "fatal",
1046 };
1047 u32 status = gpu_read(ptdev, MCU_STATUS);
1048
1049 drm_err(&ptdev->base, "Failed to boot MCU (status=%s)",
1050 status < ARRAY_SIZE(status_str) ? status_str[status] : "unknown");
1051 return -ETIMEDOUT;
1052 }
1053
1054 return 0;
1055 }
1056
panthor_fw_stop(struct panthor_device * ptdev)1057 static void panthor_fw_stop(struct panthor_device *ptdev)
1058 {
1059 u32 status;
1060
1061 gpu_write(ptdev, MCU_CONTROL, MCU_CONTROL_DISABLE);
1062 if (readl_poll_timeout(ptdev->iomem + MCU_STATUS, status,
1063 status == MCU_STATUS_DISABLED, 10, 100000))
1064 drm_err(&ptdev->base, "Failed to stop MCU");
1065 }
1066
1067 /**
1068 * panthor_fw_pre_reset() - Call before a reset.
1069 * @ptdev: Device.
1070 * @on_hang: true if the reset was triggered on a GPU hang.
1071 *
1072 * If the reset is not triggered on a hang, we try to gracefully halt the
1073 * MCU, so we can do a fast-reset when panthor_fw_post_reset() is called.
1074 */
panthor_fw_pre_reset(struct panthor_device * ptdev,bool on_hang)1075 void panthor_fw_pre_reset(struct panthor_device *ptdev, bool on_hang)
1076 {
1077 /* Make sure we won't be woken up by a ping. */
1078 cancel_delayed_work_sync(&ptdev->fw->watchdog.ping_work);
1079
1080 ptdev->reset.fast = false;
1081
1082 if (!on_hang) {
1083 struct panthor_fw_global_iface *glb_iface = panthor_fw_get_glb_iface(ptdev);
1084 u32 status;
1085
1086 panthor_fw_update_reqs(glb_iface, req, GLB_HALT, GLB_HALT);
1087 gpu_write(ptdev, CSF_DOORBELL(CSF_GLB_DOORBELL_ID), 1);
1088 if (!readl_poll_timeout(ptdev->iomem + MCU_STATUS, status,
1089 status == MCU_STATUS_HALT, 10, 100000)) {
1090 ptdev->reset.fast = true;
1091 } else {
1092 drm_warn(&ptdev->base, "Failed to cleanly suspend MCU");
1093 }
1094 }
1095
1096 panthor_job_irq_suspend(&ptdev->fw->irq);
1097 }
1098
1099 /**
1100 * panthor_fw_post_reset() - Call after a reset.
1101 * @ptdev: Device.
1102 *
1103 * Start the FW. If this is not a fast reset, all FW sections are reloaded to
1104 * make sure we can recover from a memory corruption.
1105 */
panthor_fw_post_reset(struct panthor_device * ptdev)1106 int panthor_fw_post_reset(struct panthor_device *ptdev)
1107 {
1108 int ret;
1109
1110 /* Make the MCU VM active. */
1111 ret = panthor_vm_active(ptdev->fw->vm);
1112 if (ret)
1113 return ret;
1114
1115 if (!ptdev->reset.fast) {
1116 /* On a slow reset, reload all sections, including RO ones.
1117 * We're not supposed to end up here anyway, let's just assume
1118 * the overhead of reloading everything is acceptable.
1119 */
1120 panthor_reload_fw_sections(ptdev, true);
1121 } else {
1122 /* The FW detects 0 -> 1 transitions. Make sure we reset
1123 * the HALT bit before the FW is rebooted.
1124 * This is not needed on a slow reset because FW sections are
1125 * re-initialized.
1126 */
1127 struct panthor_fw_global_iface *glb_iface = panthor_fw_get_glb_iface(ptdev);
1128
1129 panthor_fw_update_reqs(glb_iface, req, 0, GLB_HALT);
1130 }
1131
1132 ret = panthor_fw_start(ptdev);
1133 if (ret) {
1134 drm_err(&ptdev->base, "FW %s reset failed",
1135 ptdev->reset.fast ? "fast" : "slow");
1136 return ret;
1137 }
1138
1139 /* We must re-initialize the global interface even on fast-reset. */
1140 panthor_fw_init_global_iface(ptdev);
1141 return 0;
1142 }
1143
1144 /**
1145 * panthor_fw_unplug() - Called when the device is unplugged.
1146 * @ptdev: Device.
1147 *
1148 * This function must make sure all pending operations are flushed before
1149 * will release device resources, thus preventing any interaction with
1150 * the HW.
1151 *
1152 * If there is still FW-related work running after this function returns,
1153 * they must use drm_dev_{enter,exit}() and skip any HW access when
1154 * drm_dev_enter() returns false.
1155 */
panthor_fw_unplug(struct panthor_device * ptdev)1156 void panthor_fw_unplug(struct panthor_device *ptdev)
1157 {
1158 struct panthor_fw_section *section;
1159
1160 cancel_delayed_work_sync(&ptdev->fw->watchdog.ping_work);
1161
1162 if (!IS_ENABLED(CONFIG_PM) || pm_runtime_active(ptdev->base.dev)) {
1163 /* Make sure the IRQ handler cannot be called after that point. */
1164 if (ptdev->fw->irq.irq)
1165 panthor_job_irq_suspend(&ptdev->fw->irq);
1166
1167 panthor_fw_stop(ptdev);
1168 }
1169
1170 list_for_each_entry(section, &ptdev->fw->sections, node)
1171 panthor_kernel_bo_destroy(section->mem);
1172
1173 /* We intentionally don't call panthor_vm_idle() and let
1174 * panthor_mmu_unplug() release the AS we acquired with
1175 * panthor_vm_active() so we don't have to track the VM active/idle
1176 * state to keep the active_refcnt balanced.
1177 */
1178 panthor_vm_put(ptdev->fw->vm);
1179 ptdev->fw->vm = NULL;
1180
1181 if (!IS_ENABLED(CONFIG_PM) || pm_runtime_active(ptdev->base.dev))
1182 panthor_gpu_power_off(ptdev, L2, ptdev->gpu_info.l2_present, 20000);
1183 }
1184
1185 /**
1186 * panthor_fw_wait_acks() - Wait for requests to be acknowledged by the FW.
1187 * @req_ptr: Pointer to the req register.
1188 * @ack_ptr: Pointer to the ack register.
1189 * @wq: Wait queue to use for the sleeping wait.
1190 * @req_mask: Mask of requests to wait for.
1191 * @acked: Pointer to field that's updated with the acked requests.
1192 * If the function returns 0, *acked == req_mask.
1193 * @timeout_ms: Timeout expressed in milliseconds.
1194 *
1195 * Return: 0 on success, -ETIMEDOUT otherwise.
1196 */
panthor_fw_wait_acks(const u32 * req_ptr,const u32 * ack_ptr,wait_queue_head_t * wq,u32 req_mask,u32 * acked,u32 timeout_ms)1197 static int panthor_fw_wait_acks(const u32 *req_ptr, const u32 *ack_ptr,
1198 wait_queue_head_t *wq,
1199 u32 req_mask, u32 *acked,
1200 u32 timeout_ms)
1201 {
1202 u32 ack, req = READ_ONCE(*req_ptr) & req_mask;
1203 int ret;
1204
1205 /* Busy wait for a few µsecs before falling back to a sleeping wait. */
1206 *acked = req_mask;
1207 ret = read_poll_timeout_atomic(READ_ONCE, ack,
1208 (ack & req_mask) == req,
1209 0, 10, 0,
1210 *ack_ptr);
1211 if (!ret)
1212 return 0;
1213
1214 if (wait_event_timeout(*wq, (READ_ONCE(*ack_ptr) & req_mask) == req,
1215 msecs_to_jiffies(timeout_ms)))
1216 return 0;
1217
1218 /* Check one last time, in case we were not woken up for some reason. */
1219 ack = READ_ONCE(*ack_ptr);
1220 if ((ack & req_mask) == req)
1221 return 0;
1222
1223 *acked = ~(req ^ ack) & req_mask;
1224 return -ETIMEDOUT;
1225 }
1226
1227 /**
1228 * panthor_fw_glb_wait_acks() - Wait for global requests to be acknowledged.
1229 * @ptdev: Device.
1230 * @req_mask: Mask of requests to wait for.
1231 * @acked: Pointer to field that's updated with the acked requests.
1232 * If the function returns 0, *acked == req_mask.
1233 * @timeout_ms: Timeout expressed in milliseconds.
1234 *
1235 * Return: 0 on success, -ETIMEDOUT otherwise.
1236 */
panthor_fw_glb_wait_acks(struct panthor_device * ptdev,u32 req_mask,u32 * acked,u32 timeout_ms)1237 int panthor_fw_glb_wait_acks(struct panthor_device *ptdev,
1238 u32 req_mask, u32 *acked,
1239 u32 timeout_ms)
1240 {
1241 struct panthor_fw_global_iface *glb_iface = panthor_fw_get_glb_iface(ptdev);
1242
1243 /* GLB_HALT doesn't get acked through the FW interface. */
1244 if (drm_WARN_ON(&ptdev->base, req_mask & (~GLB_REQ_MASK | GLB_HALT)))
1245 return -EINVAL;
1246
1247 return panthor_fw_wait_acks(&glb_iface->input->req,
1248 &glb_iface->output->ack,
1249 &ptdev->fw->req_waitqueue,
1250 req_mask, acked, timeout_ms);
1251 }
1252
1253 /**
1254 * panthor_fw_csg_wait_acks() - Wait for command stream group requests to be acknowledged.
1255 * @ptdev: Device.
1256 * @csg_slot: CSG slot ID.
1257 * @req_mask: Mask of requests to wait for.
1258 * @acked: Pointer to field that's updated with the acked requests.
1259 * If the function returns 0, *acked == req_mask.
1260 * @timeout_ms: Timeout expressed in milliseconds.
1261 *
1262 * Return: 0 on success, -ETIMEDOUT otherwise.
1263 */
panthor_fw_csg_wait_acks(struct panthor_device * ptdev,u32 csg_slot,u32 req_mask,u32 * acked,u32 timeout_ms)1264 int panthor_fw_csg_wait_acks(struct panthor_device *ptdev, u32 csg_slot,
1265 u32 req_mask, u32 *acked, u32 timeout_ms)
1266 {
1267 struct panthor_fw_csg_iface *csg_iface = panthor_fw_get_csg_iface(ptdev, csg_slot);
1268 int ret;
1269
1270 if (drm_WARN_ON(&ptdev->base, req_mask & ~CSG_REQ_MASK))
1271 return -EINVAL;
1272
1273 ret = panthor_fw_wait_acks(&csg_iface->input->req,
1274 &csg_iface->output->ack,
1275 &ptdev->fw->req_waitqueue,
1276 req_mask, acked, timeout_ms);
1277
1278 /*
1279 * Check that all bits in the state field were updated, if any mismatch
1280 * then clear all bits in the state field. This allows code to do
1281 * (acked & CSG_STATE_MASK) and get the right value.
1282 */
1283
1284 if ((*acked & CSG_STATE_MASK) != CSG_STATE_MASK)
1285 *acked &= ~CSG_STATE_MASK;
1286
1287 return ret;
1288 }
1289
1290 /**
1291 * panthor_fw_ring_csg_doorbells() - Ring command stream group doorbells.
1292 * @ptdev: Device.
1293 * @csg_mask: Bitmask encoding the command stream group doorbells to ring.
1294 *
1295 * This function is toggling bits in the doorbell_req and ringing the
1296 * global doorbell. It doesn't require a user doorbell to be attached to
1297 * the group.
1298 */
panthor_fw_ring_csg_doorbells(struct panthor_device * ptdev,u32 csg_mask)1299 void panthor_fw_ring_csg_doorbells(struct panthor_device *ptdev, u32 csg_mask)
1300 {
1301 struct panthor_fw_global_iface *glb_iface = panthor_fw_get_glb_iface(ptdev);
1302
1303 panthor_fw_toggle_reqs(glb_iface, doorbell_req, doorbell_ack, csg_mask);
1304 gpu_write(ptdev, CSF_DOORBELL(CSF_GLB_DOORBELL_ID), 1);
1305 }
1306
panthor_fw_ping_work(struct work_struct * work)1307 static void panthor_fw_ping_work(struct work_struct *work)
1308 {
1309 struct panthor_fw *fw = container_of(work, struct panthor_fw, watchdog.ping_work.work);
1310 struct panthor_device *ptdev = fw->irq.ptdev;
1311 struct panthor_fw_global_iface *glb_iface = panthor_fw_get_glb_iface(ptdev);
1312 u32 acked;
1313 int ret;
1314
1315 if (panthor_device_reset_is_pending(ptdev))
1316 return;
1317
1318 panthor_fw_toggle_reqs(glb_iface, req, ack, GLB_PING);
1319 gpu_write(ptdev, CSF_DOORBELL(CSF_GLB_DOORBELL_ID), 1);
1320
1321 ret = panthor_fw_glb_wait_acks(ptdev, GLB_PING, &acked, 100);
1322 if (ret) {
1323 panthor_device_schedule_reset(ptdev);
1324 drm_err(&ptdev->base, "FW ping timeout, scheduling a reset");
1325 } else {
1326 mod_delayed_work(ptdev->reset.wq, &fw->watchdog.ping_work,
1327 msecs_to_jiffies(PING_INTERVAL_MS));
1328 }
1329 }
1330
1331 /**
1332 * panthor_fw_init() - Initialize FW related data.
1333 * @ptdev: Device.
1334 *
1335 * Return: 0 on success, a negative error code otherwise.
1336 */
panthor_fw_init(struct panthor_device * ptdev)1337 int panthor_fw_init(struct panthor_device *ptdev)
1338 {
1339 struct panthor_fw *fw;
1340 int ret, irq;
1341
1342 fw = drmm_kzalloc(&ptdev->base, sizeof(*fw), GFP_KERNEL);
1343 if (!fw)
1344 return -ENOMEM;
1345
1346 ptdev->fw = fw;
1347 init_waitqueue_head(&fw->req_waitqueue);
1348 INIT_LIST_HEAD(&fw->sections);
1349 INIT_DELAYED_WORK(&fw->watchdog.ping_work, panthor_fw_ping_work);
1350
1351 irq = platform_get_irq_byname(to_platform_device(ptdev->base.dev), "job");
1352 if (irq <= 0)
1353 return -ENODEV;
1354
1355 ret = panthor_request_job_irq(ptdev, &fw->irq, irq, 0);
1356 if (ret) {
1357 drm_err(&ptdev->base, "failed to request job irq");
1358 return ret;
1359 }
1360
1361 ret = panthor_gpu_l2_power_on(ptdev);
1362 if (ret)
1363 return ret;
1364
1365 fw->vm = panthor_vm_create(ptdev, true,
1366 0, SZ_4G,
1367 CSF_MCU_SHARED_REGION_START,
1368 CSF_MCU_SHARED_REGION_SIZE);
1369 if (IS_ERR(fw->vm)) {
1370 ret = PTR_ERR(fw->vm);
1371 fw->vm = NULL;
1372 goto err_unplug_fw;
1373 }
1374
1375 ret = panthor_fw_load(ptdev);
1376 if (ret)
1377 goto err_unplug_fw;
1378
1379 ret = panthor_vm_active(fw->vm);
1380 if (ret)
1381 goto err_unplug_fw;
1382
1383 ret = panthor_fw_start(ptdev);
1384 if (ret)
1385 goto err_unplug_fw;
1386
1387 ret = panthor_fw_init_ifaces(ptdev);
1388 if (ret)
1389 goto err_unplug_fw;
1390
1391 panthor_fw_init_global_iface(ptdev);
1392 return 0;
1393
1394 err_unplug_fw:
1395 panthor_fw_unplug(ptdev);
1396 return ret;
1397 }
1398
1399 MODULE_FIRMWARE("arm/mali/arch10.8/mali_csffw.bin");
1400