1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2 /* Copyright(c) 2020 Realtek Corporation
3 */
4
5 #ifndef __RTW89_PCI_H__
6 #define __RTW89_PCI_H__
7
8 #include "txrx.h"
9
10 #define MDIO_PG0_G1 0
11 #define MDIO_PG1_G1 1
12 #define MDIO_PG0_G2 2
13 #define MDIO_PG1_G2 3
14 #define RAC_CTRL_PPR 0x00
15 #define RAC_ANA0A 0x0A
16 #define B_BAC_EQ_SEL BIT(5)
17 #define RAC_ANA0C 0x0C
18 #define B_PCIE_BIT_PSAVE BIT(15)
19 #define RAC_ANA10 0x10
20 #define B_PCIE_BIT_PINOUT_DIS BIT(3)
21 #define RAC_REG_REV2 0x1B
22 #define BAC_CMU_EN_DLY_MASK GENMASK(15, 12)
23 #define PCIE_DPHY_DLY_25US 0x1
24 #define RAC_ANA19 0x19
25 #define B_PCIE_BIT_RD_SEL BIT(2)
26 #define RAC_REG_FLD_0 0x1D
27 #define BAC_AUTOK_N_MASK GENMASK(3, 2)
28 #define PCIE_AUTOK_4 0x3
29 #define RAC_ANA1F 0x1F
30 #define RAC_ANA24 0x24
31 #define B_AX_DEGLITCH GENMASK(11, 8)
32 #define RAC_ANA26 0x26
33 #define B_AX_RXEN GENMASK(15, 14)
34 #define RAC_CTRL_PPR_V1 0x30
35 #define B_AX_CLK_CALIB_EN BIT(12)
36 #define B_AX_CALIB_EN BIT(13)
37 #define B_AX_DIV GENMASK(15, 14)
38 #define RAC_SET_PPR_V1 0x31
39
40 #define R_AX_DBI_FLAG 0x1090
41 #define B_AX_DBI_RFLAG BIT(17)
42 #define B_AX_DBI_WFLAG BIT(16)
43 #define B_AX_DBI_WREN_MSK GENMASK(15, 12)
44 #define B_AX_DBI_ADDR_MSK GENMASK(11, 2)
45 #define R_AX_DBI_WDATA 0x1094
46 #define R_AX_DBI_RDATA 0x1098
47
48 #define R_AX_MDIO_WDATA 0x10A4
49 #define R_AX_MDIO_RDATA 0x10A6
50
51 #define R_AX_PCIE_PS_CTRL_V1 0x3008
52 #define B_AX_CMAC_EXIT_L1_EN BIT(7)
53 #define B_AX_DMAC0_EXIT_L1_EN BIT(6)
54 #define B_AX_SEL_XFER_PENDING BIT(3)
55 #define B_AX_SEL_REQ_ENTR_L1 BIT(2)
56 #define B_AX_SEL_REQ_EXIT_L1 BIT(0)
57
58 #define R_AX_PCIE_MIX_CFG_V1 0x300C
59 #define B_AX_ASPM_CTRL_L1 BIT(17)
60 #define B_AX_ASPM_CTRL_L0 BIT(16)
61 #define B_AX_ASPM_CTRL_MASK GENMASK(17, 16)
62 #define B_AX_XFER_PENDING_FW BIT(11)
63 #define B_AX_XFER_PENDING BIT(10)
64 #define B_AX_REQ_EXIT_L1 BIT(9)
65 #define B_AX_REQ_ENTR_L1 BIT(8)
66 #define B_AX_L1SUB_DISABLE BIT(0)
67
68 #define R_AX_L1_CLK_CTRL 0x3010
69 #define B_AX_CLK_REQ_N BIT(1)
70
71 #define R_AX_PCIE_BG_CLR 0x303C
72 #define B_AX_BG_CLR_ASYNC_M3 BIT(4)
73
74 #define R_AX_PCIE_LAT_CTRL 0x3044
75 #define B_AX_CLK_REQ_SEL_OPT BIT(1)
76 #define B_AX_CLK_REQ_SEL BIT(0)
77
78 #define R_AX_PCIE_IO_RCY_M1 0x3100
79 #define B_AX_PCIE_IO_RCY_P_M1 BIT(5)
80 #define B_AX_PCIE_IO_RCY_WDT_P_M1 BIT(4)
81 #define B_AX_PCIE_IO_RCY_WDT_MODE_M1 BIT(3)
82 #define B_AX_PCIE_IO_RCY_TRIG_M1 BIT(0)
83
84 #define R_AX_PCIE_WDT_TIMER_M1 0x3104
85 #define B_AX_PCIE_WDT_TIMER_M1_MASK GENMASK(31, 0)
86
87 #define R_AX_PCIE_IO_RCY_M2 0x310C
88 #define B_AX_PCIE_IO_RCY_P_M2 BIT(5)
89 #define B_AX_PCIE_IO_RCY_WDT_P_M2 BIT(4)
90 #define B_AX_PCIE_IO_RCY_WDT_MODE_M2 BIT(3)
91 #define B_AX_PCIE_IO_RCY_TRIG_M2 BIT(0)
92
93 #define R_AX_PCIE_WDT_TIMER_M2 0x3110
94 #define B_AX_PCIE_WDT_TIMER_M2_MASK GENMASK(31, 0)
95
96 #define R_AX_PCIE_IO_RCY_E0 0x3118
97 #define B_AX_PCIE_IO_RCY_P_E0 BIT(5)
98 #define B_AX_PCIE_IO_RCY_WDT_P_E0 BIT(4)
99 #define B_AX_PCIE_IO_RCY_WDT_MODE_E0 BIT(3)
100 #define B_AX_PCIE_IO_RCY_TRIG_E0 BIT(0)
101
102 #define R_AX_PCIE_WDT_TIMER_E0 0x311C
103 #define B_AX_PCIE_WDT_TIMER_E0_MASK GENMASK(31, 0)
104
105 #define R_AX_PCIE_IO_RCY_S1 0x3124
106 #define B_AX_PCIE_IO_RCY_RP_S1 BIT(7)
107 #define B_AX_PCIE_IO_RCY_WP_S1 BIT(6)
108 #define B_AX_PCIE_IO_RCY_WDT_RP_S1 BIT(5)
109 #define B_AX_PCIE_IO_RCY_WDT_WP_S1 BIT(4)
110 #define B_AX_PCIE_IO_RCY_WDT_MODE_S1 BIT(3)
111 #define B_AX_PCIE_IO_RCY_RTRIG_S1 BIT(1)
112 #define B_AX_PCIE_IO_RCY_WTRIG_S1 BIT(0)
113
114 #define R_AX_PCIE_WDT_TIMER_S1 0x3128
115 #define B_AX_PCIE_WDT_TIMER_S1_MASK GENMASK(31, 0)
116
117 #define R_RAC_DIRECT_OFFSET_G1 0x3800
118 #define FILTER_OUT_EQ_MASK GENMASK(14, 10)
119 #define R_RAC_DIRECT_OFFSET_G2 0x3880
120 #define REG_FILTER_OUT_MASK GENMASK(6, 2)
121 #define RAC_MULT 2
122
123 #define RTW89_PCI_WR_RETRY_CNT 20
124
125 /* Interrupts */
126 #define R_AX_HIMR0 0x01A0
127 #define B_AX_WDT_TIMEOUT_INT_EN BIT(22)
128 #define B_AX_HALT_C2H_INT_EN BIT(21)
129 #define R_AX_HISR0 0x01A4
130
131 #define R_AX_HIMR1 0x01A8
132 #define B_AX_GPIO18_INT_EN BIT(2)
133 #define B_AX_GPIO17_INT_EN BIT(1)
134 #define B_AX_GPIO16_INT_EN BIT(0)
135
136 #define R_AX_HISR1 0x01AC
137 #define B_AX_GPIO18_INT BIT(2)
138 #define B_AX_GPIO17_INT BIT(1)
139 #define B_AX_GPIO16_INT BIT(0)
140
141 #define R_AX_MDIO_CFG 0x10A0
142 #define B_AX_MDIO_PHY_ADDR_MASK GENMASK(13, 12)
143 #define B_AX_MDIO_RFLAG BIT(9)
144 #define B_AX_MDIO_WFLAG BIT(8)
145 #define B_AX_MDIO_ADDR_MASK GENMASK(4, 0)
146
147 #define R_AX_PCIE_HIMR00 0x10B0
148 #define R_AX_HAXI_HIMR00 0x10B0
149 #define B_AX_HC00ISR_IND_INT_EN BIT(27)
150 #define B_AX_HD1ISR_IND_INT_EN BIT(26)
151 #define B_AX_HD0ISR_IND_INT_EN BIT(25)
152 #define B_AX_HS0ISR_IND_INT_EN BIT(24)
153 #define B_AX_HS0ISR_IND_INT_EN_WKARND BIT(23)
154 #define B_AX_RETRAIN_INT_EN BIT(21)
155 #define B_AX_RPQBD_FULL_INT_EN BIT(20)
156 #define B_AX_RDU_INT_EN BIT(19)
157 #define B_AX_RXDMA_STUCK_INT_EN BIT(18)
158 #define B_AX_TXDMA_STUCK_INT_EN BIT(17)
159 #define B_AX_PCIE_HOTRST_INT_EN BIT(16)
160 #define B_AX_PCIE_FLR_INT_EN BIT(15)
161 #define B_AX_PCIE_PERST_INT_EN BIT(14)
162 #define B_AX_TXDMA_CH12_INT_EN BIT(13)
163 #define B_AX_TXDMA_CH9_INT_EN BIT(12)
164 #define B_AX_TXDMA_CH8_INT_EN BIT(11)
165 #define B_AX_TXDMA_ACH7_INT_EN BIT(10)
166 #define B_AX_TXDMA_ACH6_INT_EN BIT(9)
167 #define B_AX_TXDMA_ACH5_INT_EN BIT(8)
168 #define B_AX_TXDMA_ACH4_INT_EN BIT(7)
169 #define B_AX_TXDMA_ACH3_INT_EN BIT(6)
170 #define B_AX_TXDMA_ACH2_INT_EN BIT(5)
171 #define B_AX_TXDMA_ACH1_INT_EN BIT(4)
172 #define B_AX_TXDMA_ACH0_INT_EN BIT(3)
173 #define B_AX_RPQDMA_INT_EN BIT(2)
174 #define B_AX_RXP1DMA_INT_EN BIT(1)
175 #define B_AX_RXDMA_INT_EN BIT(0)
176
177 #define R_AX_PCIE_HISR00 0x10B4
178 #define R_AX_HAXI_HISR00 0x10B4
179 #define B_AX_HC00ISR_IND_INT BIT(27)
180 #define B_AX_HD1ISR_IND_INT BIT(26)
181 #define B_AX_HD0ISR_IND_INT BIT(25)
182 #define B_AX_HS0ISR_IND_INT BIT(24)
183 #define B_AX_RETRAIN_INT BIT(21)
184 #define B_AX_RPQBD_FULL_INT BIT(20)
185 #define B_AX_RDU_INT BIT(19)
186 #define B_AX_RXDMA_STUCK_INT BIT(18)
187 #define B_AX_TXDMA_STUCK_INT BIT(17)
188 #define B_AX_PCIE_HOTRST_INT BIT(16)
189 #define B_AX_PCIE_FLR_INT BIT(15)
190 #define B_AX_PCIE_PERST_INT BIT(14)
191 #define B_AX_TXDMA_CH12_INT BIT(13)
192 #define B_AX_TXDMA_CH9_INT BIT(12)
193 #define B_AX_TXDMA_CH8_INT BIT(11)
194 #define B_AX_TXDMA_ACH7_INT BIT(10)
195 #define B_AX_TXDMA_ACH6_INT BIT(9)
196 #define B_AX_TXDMA_ACH5_INT BIT(8)
197 #define B_AX_TXDMA_ACH4_INT BIT(7)
198 #define B_AX_TXDMA_ACH3_INT BIT(6)
199 #define B_AX_TXDMA_ACH2_INT BIT(5)
200 #define B_AX_TXDMA_ACH1_INT BIT(4)
201 #define B_AX_TXDMA_ACH0_INT BIT(3)
202 #define B_AX_RPQDMA_INT BIT(2)
203 #define B_AX_RXP1DMA_INT BIT(1)
204 #define B_AX_RXDMA_INT BIT(0)
205
206 #define R_AX_HAXI_IDCT_MSK 0x10B8
207 #define B_AX_TXBD_LEN0_ERR_IDCT_MSK BIT(3)
208 #define B_AX_TXBD_4KBOUND_ERR_IDCT_MSK BIT(2)
209 #define B_AX_RXMDA_STUCK_IDCT_MSK BIT(1)
210 #define B_AX_TXMDA_STUCK_IDCT_MSK BIT(0)
211
212 #define R_AX_HAXI_IDCT 0x10BC
213 #define B_AX_TXBD_LEN0_ERR_IDCT BIT(3)
214 #define B_AX_TXBD_4KBOUND_ERR_IDCT BIT(2)
215 #define B_AX_RXMDA_STUCK_IDCT BIT(1)
216 #define B_AX_TXMDA_STUCK_IDCT BIT(0)
217
218 #define R_AX_HAXI_HIMR10 0x11E0
219 #define B_AX_TXDMA_CH11_INT_EN_V1 BIT(1)
220 #define B_AX_TXDMA_CH10_INT_EN_V1 BIT(0)
221
222 #define R_AX_PCIE_HIMR10 0x13B0
223 #define B_AX_HC10ISR_IND_INT_EN BIT(28)
224 #define B_AX_TXDMA_CH11_INT_EN BIT(12)
225 #define B_AX_TXDMA_CH10_INT_EN BIT(11)
226
227 #define R_AX_PCIE_HISR10 0x13B4
228 #define B_AX_HC10ISR_IND_INT BIT(28)
229 #define B_AX_TXDMA_CH11_INT BIT(12)
230 #define B_AX_TXDMA_CH10_INT BIT(11)
231
232 #define R_AX_PCIE_HIMR00_V1 0x30B0
233 #define B_AX_HCI_AXIDMA_INT_EN BIT(29)
234 #define B_AX_HC00ISR_IND_INT_EN_V1 BIT(28)
235 #define B_AX_HD1ISR_IND_INT_EN_V1 BIT(27)
236 #define B_AX_HD0ISR_IND_INT_EN_V1 BIT(26)
237 #define B_AX_HS1ISR_IND_INT_EN BIT(25)
238 #define B_AX_PCIE_DBG_STE_INT_EN BIT(13)
239
240 #define R_AX_PCIE_HISR00_V1 0x30B4
241 #define B_AX_HCI_AXIDMA_INT BIT(29)
242 #define B_AX_HC00ISR_IND_INT_V1 BIT(28)
243 #define B_AX_HD1ISR_IND_INT_V1 BIT(27)
244 #define B_AX_HD0ISR_IND_INT_V1 BIT(26)
245 #define B_AX_HS1ISR_IND_INT BIT(25)
246 #define B_AX_PCIE_DBG_STE_INT BIT(13)
247
248 #define R_BE_PCIE_FRZ_CLK 0x3004
249 #define B_BE_PCIE_FRZ_MAC_HW_RST BIT(31)
250 #define B_BE_PCIE_FRZ_CFG_SPC_RST BIT(30)
251 #define B_BE_PCIE_FRZ_ELBI_RST BIT(29)
252 #define B_BE_PCIE_MAC_IS_ACTIVE BIT(28)
253 #define B_BE_PCIE_FRZ_RTK_HW_RST BIT(27)
254 #define B_BE_PCIE_FRZ_REG_RST BIT(26)
255 #define B_BE_PCIE_FRZ_ANA_RST BIT(25)
256 #define B_BE_PCIE_FRZ_WLAN_RST BIT(24)
257 #define B_BE_PCIE_FRZ_FLR_RST BIT(23)
258 #define B_BE_PCIE_FRZ_RET_NON_STKY_RST BIT(22)
259 #define B_BE_PCIE_FRZ_RET_STKY_RST BIT(21)
260 #define B_BE_PCIE_FRZ_NON_STKY_RST BIT(20)
261 #define B_BE_PCIE_FRZ_STKY_RST BIT(19)
262 #define B_BE_PCIE_FRZ_RET_CORE_RST BIT(18)
263 #define B_BE_PCIE_FRZ_PWR_RST BIT(17)
264 #define B_BE_PCIE_FRZ_PERST_RST BIT(16)
265 #define B_BE_PCIE_FRZ_PHY_ALOAD BIT(15)
266 #define B_BE_PCIE_FRZ_PHY_HW_RST BIT(14)
267 #define B_BE_PCIE_DBG_CLK BIT(4)
268 #define B_BE_PCIE_EN_CLK BIT(3)
269 #define B_BE_PCIE_DBI_ACLK_ACT BIT(2)
270 #define B_BE_PCIE_S1_ACLK_ACT BIT(1)
271 #define B_BE_PCIE_EN_AUX_CLK BIT(0)
272
273 #define R_BE_PCIE_PS_CTRL 0x3008
274 #define B_BE_RSM_L0S_EN BIT(8)
275 #define B_BE_CMAC_EXIT_L1_EN BIT(7)
276 #define B_BE_DMAC0_EXIT_L1_EN BIT(6)
277 #define B_BE_FORCE_L0 BIT(5)
278 #define B_BE_DBI_RO_WR_DISABLE BIT(4)
279 #define B_BE_SEL_XFER_PENDING BIT(3)
280 #define B_BE_SEL_REQ_ENTR_L1 BIT(2)
281 #define B_BE_PCIE_EN_SWENT_L23 BIT(1)
282 #define B_BE_SEL_REQ_EXIT_L1 BIT(0)
283
284 #define R_BE_PCIE_LAT_CTRL 0x3044
285 #define B_BE_ELBI_PHY_REMAP_MASK GENMASK(29, 24)
286 #define B_BE_SYS_SUS_L12_EN BIT(17)
287 #define B_BE_MDIO_S_EN BIT(16)
288 #define B_BE_SYM_AUX_CLK_SEL BIT(15)
289 #define B_BE_RTK_LDO_POWER_LATENCY_MASK GENMASK(11, 10)
290 #define B_BE_RTK_LDO_BIAS_LATENCY_MASK GENMASK(9, 8)
291 #define B_BE_CLK_REQ_LAT_MASK GENMASK(7, 4)
292
293 #define R_BE_PCIE_HIMR0 0x30B0
294 #define B_BE_PCIE_HB1_IND_INTA_IMR BIT(31)
295 #define B_BE_PCIE_HB0_IND_INTA_IMR BIT(30)
296 #define B_BE_HCI_AXIDMA_INTA_IMR BIT(29)
297 #define B_BE_HC0_IND_INTA_IMR BIT(28)
298 #define B_BE_HD1_IND_INTA_IMR BIT(27)
299 #define B_BE_HD0_IND_INTA_IMR BIT(26)
300 #define B_BE_HS1_IND_INTA_IMR BIT(25)
301 #define B_BE_HS0_IND_INTA_IMR BIT(24)
302 #define B_BE_PCIE_HOTRST_INT_EN BIT(16)
303 #define B_BE_PCIE_FLR_INT_EN BIT(15)
304 #define B_BE_PCIE_PERST_INT_EN BIT(14)
305 #define B_BE_PCIE_DBG_STE_INT_EN BIT(13)
306 #define B_BE_HB1_IND_INT_EN0 BIT(9)
307 #define B_BE_HB0_IND_INT_EN0 BIT(8)
308 #define B_BE_HC1_IND_INT_EN0 BIT(7)
309 #define B_BE_HCI_AXIDMA_INT_EN0 BIT(5)
310 #define B_BE_HC0_IND_INT_EN0 BIT(4)
311 #define B_BE_HD1_IND_INT_EN0 BIT(3)
312 #define B_BE_HD0_IND_INT_EN0 BIT(2)
313 #define B_BE_HS1_IND_INT_EN0 BIT(1)
314 #define B_BE_HS0_IND_INT_EN0 BIT(0)
315
316 #define R_BE_PCIE_HISR 0x30B4
317 #define B_BE_PCIE_HOTRST_INT BIT(16)
318 #define B_BE_PCIE_FLR_INT BIT(15)
319 #define B_BE_PCIE_PERST_INT BIT(14)
320 #define B_BE_PCIE_DBG_STE_INT BIT(13)
321 #define B_BE_HB1IMR_IND BIT(9)
322 #define B_BE_HB0IMR_IND BIT(8)
323 #define B_BE_HC1ISR_IND_INT BIT(7)
324 #define B_BE_HCI_AXIDMA_INT BIT(5)
325 #define B_BE_HC0ISR_IND_INT BIT(4)
326 #define B_BE_HD1ISR_IND_INT BIT(3)
327 #define B_BE_HD0ISR_IND_INT BIT(2)
328 #define B_BE_HS1ISR_IND_INT BIT(1)
329 #define B_BE_HS0ISR_IND_INT BIT(0)
330
331 #define R_BE_PCIE_DMA_IMR_0_V1 0x30B8
332 #define B_BE_PCIE_RX_RX1P1_IMR0_V1 BIT(23)
333 #define B_BE_PCIE_RX_RX0P1_IMR0_V1 BIT(22)
334 #define B_BE_PCIE_RX_ROQ1_IMR0_V1 BIT(21)
335 #define B_BE_PCIE_RX_RPQ1_IMR0_V1 BIT(20)
336 #define B_BE_PCIE_RX_RX1P2_IMR0_V1 BIT(19)
337 #define B_BE_PCIE_RX_ROQ0_IMR0_V1 BIT(18)
338 #define B_BE_PCIE_RX_RPQ0_IMR0_V1 BIT(17)
339 #define B_BE_PCIE_RX_RX0P2_IMR0_V1 BIT(16)
340 #define B_BE_PCIE_TX_CH14_IMR0 BIT(14)
341 #define B_BE_PCIE_TX_CH13_IMR0 BIT(13)
342 #define B_BE_PCIE_TX_CH12_IMR0 BIT(12)
343 #define B_BE_PCIE_TX_CH11_IMR0 BIT(11)
344 #define B_BE_PCIE_TX_CH10_IMR0 BIT(10)
345 #define B_BE_PCIE_TX_CH9_IMR0 BIT(9)
346 #define B_BE_PCIE_TX_CH8_IMR0 BIT(8)
347 #define B_BE_PCIE_TX_CH7_IMR0 BIT(7)
348 #define B_BE_PCIE_TX_CH6_IMR0 BIT(6)
349 #define B_BE_PCIE_TX_CH5_IMR0 BIT(5)
350 #define B_BE_PCIE_TX_CH4_IMR0 BIT(4)
351 #define B_BE_PCIE_TX_CH3_IMR0 BIT(3)
352 #define B_BE_PCIE_TX_CH2_IMR0 BIT(2)
353 #define B_BE_PCIE_TX_CH1_IMR0 BIT(1)
354 #define B_BE_PCIE_TX_CH0_IMR0 BIT(0)
355
356 #define R_BE_PCIE_DMA_ISR 0x30BC
357 #define B_BE_PCIE_RX_RX1P1_ISR_V1 BIT(23)
358 #define B_BE_PCIE_RX_RX0P1_ISR_V1 BIT(22)
359 #define B_BE_PCIE_RX_ROQ1_ISR_V1 BIT(21)
360 #define B_BE_PCIE_RX_RPQ1_ISR_V1 BIT(20)
361 #define B_BE_PCIE_RX_RX1P2_ISR_V1 BIT(19)
362 #define B_BE_PCIE_RX_ROQ0_ISR_V1 BIT(18)
363 #define B_BE_PCIE_RX_RPQ0_ISR_V1 BIT(17)
364 #define B_BE_PCIE_RX_RX0P2_ISR_V1 BIT(16)
365 #define B_BE_PCIE_TX_CH14_ISR BIT(14)
366 #define B_BE_PCIE_TX_CH13_ISR BIT(13)
367 #define B_BE_PCIE_TX_CH12_ISR BIT(12)
368 #define B_BE_PCIE_TX_CH11_ISR BIT(11)
369 #define B_BE_PCIE_TX_CH10_ISR BIT(10)
370 #define B_BE_PCIE_TX_CH9_ISR BIT(9)
371 #define B_BE_PCIE_TX_CH8_ISR BIT(8)
372 #define B_BE_PCIE_TX_CH7_ISR BIT(7)
373 #define B_BE_PCIE_TX_CH6_ISR BIT(6)
374 #define B_BE_PCIE_TX_CH5_ISR BIT(5)
375 #define B_BE_PCIE_TX_CH4_ISR BIT(4)
376 #define B_BE_PCIE_TX_CH3_ISR BIT(3)
377 #define B_BE_PCIE_TX_CH2_ISR BIT(2)
378 #define B_BE_PCIE_TX_CH1_ISR BIT(1)
379 #define B_BE_PCIE_TX_CH0_ISR BIT(0)
380
381 #define R_BE_HAXI_HIMR00 0xB0B0
382 #define B_BE_RDU_CH5_INT_IMR_V1 BIT(30)
383 #define B_BE_RDU_CH4_INT_IMR_V1 BIT(29)
384 #define B_BE_RDU_CH3_INT_IMR_V1 BIT(28)
385 #define B_BE_RDU_CH2_INT_IMR_V1 BIT(27)
386 #define B_BE_RDU_CH1_INT_IMR_V1 BIT(26)
387 #define B_BE_RDU_CH0_INT_IMR_V1 BIT(25)
388 #define B_BE_RXDMA_STUCK_INT_EN_V1 BIT(24)
389 #define B_BE_TXDMA_STUCK_INT_EN_V1 BIT(23)
390 #define B_BE_TXDMA_CH14_INT_EN_V1 BIT(22)
391 #define B_BE_TXDMA_CH13_INT_EN_V1 BIT(21)
392 #define B_BE_TXDMA_CH12_INT_EN_V1 BIT(20)
393 #define B_BE_TXDMA_CH11_INT_EN_V1 BIT(19)
394 #define B_BE_TXDMA_CH10_INT_EN_V1 BIT(18)
395 #define B_BE_TXDMA_CH9_INT_EN_V1 BIT(17)
396 #define B_BE_TXDMA_CH8_INT_EN_V1 BIT(16)
397 #define B_BE_TXDMA_CH7_INT_EN_V1 BIT(15)
398 #define B_BE_TXDMA_CH6_INT_EN_V1 BIT(14)
399 #define B_BE_TXDMA_CH5_INT_EN_V1 BIT(13)
400 #define B_BE_TXDMA_CH4_INT_EN_V1 BIT(12)
401 #define B_BE_TXDMA_CH3_INT_EN_V1 BIT(11)
402 #define B_BE_TXDMA_CH2_INT_EN_V1 BIT(10)
403 #define B_BE_TXDMA_CH1_INT_EN_V1 BIT(9)
404 #define B_BE_TXDMA_CH0_INT_EN_V1 BIT(8)
405 #define B_BE_RX1P1DMA_INT_EN_V1 BIT(7)
406 #define B_BE_RX0P1DMA_INT_EN_V1 BIT(6)
407 #define B_BE_RO1DMA_INT_EN BIT(5)
408 #define B_BE_RP1DMA_INT_EN BIT(4)
409 #define B_BE_RX1DMA_INT_EN BIT(3)
410 #define B_BE_RO0DMA_INT_EN BIT(2)
411 #define B_BE_RP0DMA_INT_EN BIT(1)
412 #define B_BE_RX0DMA_INT_EN BIT(0)
413
414 #define R_BE_HAXI_HISR00 0xB0B4
415 #define B_BE_RDU_CH6_INT BIT(28)
416 #define B_BE_RDU_CH5_INT BIT(27)
417 #define B_BE_RDU_CH4_INT BIT(26)
418 #define B_BE_RDU_CH2_INT BIT(25)
419 #define B_BE_RDU_CH1_INT BIT(24)
420 #define B_BE_RDU_CH0_INT BIT(23)
421 #define B_BE_RXDMA_STUCK_INT BIT(22)
422 #define B_BE_TXDMA_STUCK_INT BIT(21)
423 #define B_BE_TXDMA_CH14_INT BIT(20)
424 #define B_BE_TXDMA_CH13_INT BIT(19)
425 #define B_BE_TXDMA_CH12_INT BIT(18)
426 #define B_BE_TXDMA_CH11_INT BIT(17)
427 #define B_BE_TXDMA_CH10_INT BIT(16)
428 #define B_BE_TXDMA_CH9_INT BIT(15)
429 #define B_BE_TXDMA_CH8_INT BIT(14)
430 #define B_BE_TXDMA_CH7_INT BIT(13)
431 #define B_BE_TXDMA_CH6_INT BIT(12)
432 #define B_BE_TXDMA_CH5_INT BIT(11)
433 #define B_BE_TXDMA_CH4_INT BIT(10)
434 #define B_BE_TXDMA_CH3_INT BIT(9)
435 #define B_BE_TXDMA_CH2_INT BIT(8)
436 #define B_BE_TXDMA_CH1_INT BIT(7)
437 #define B_BE_TXDMA_CH0_INT BIT(6)
438 #define B_BE_RPQ1DMA_INT BIT(5)
439 #define B_BE_RX1P1DMA_INT BIT(4)
440 #define B_BE_RX1DMA_INT BIT(3)
441 #define B_BE_RPQ0DMA_INT BIT(2)
442 #define B_BE_RX0P1DMA_INT BIT(1)
443 #define B_BE_RX0DMA_INT BIT(0)
444
445 /* TX/RX */
446 #define R_AX_DRV_FW_HSK_0 0x01B0
447 #define R_AX_DRV_FW_HSK_1 0x01B4
448 #define R_AX_DRV_FW_HSK_2 0x01B8
449 #define R_AX_DRV_FW_HSK_3 0x01BC
450 #define R_AX_DRV_FW_HSK_4 0x01C0
451 #define R_AX_DRV_FW_HSK_5 0x01C4
452 #define R_AX_DRV_FW_HSK_6 0x01C8
453 #define R_AX_DRV_FW_HSK_7 0x01CC
454
455 #define R_AX_RXQ_RXBD_IDX 0x1050
456 #define R_AX_RPQ_RXBD_IDX 0x1054
457 #define R_AX_ACH0_TXBD_IDX 0x1058
458 #define R_AX_ACH1_TXBD_IDX 0x105C
459 #define R_AX_ACH2_TXBD_IDX 0x1060
460 #define R_AX_ACH3_TXBD_IDX 0x1064
461 #define R_AX_ACH4_TXBD_IDX 0x1068
462 #define R_AX_ACH5_TXBD_IDX 0x106C
463 #define R_AX_ACH6_TXBD_IDX 0x1070
464 #define R_AX_ACH7_TXBD_IDX 0x1074
465 #define R_AX_CH8_TXBD_IDX 0x1078 /* Management Queue band 0 */
466 #define R_AX_CH9_TXBD_IDX 0x107C /* HI Queue band 0 */
467 #define R_AX_CH10_TXBD_IDX 0x137C /* Management Queue band 1 */
468 #define R_AX_CH11_TXBD_IDX 0x1380 /* HI Queue band 1 */
469 #define R_AX_CH12_TXBD_IDX 0x1080 /* FWCMD Queue */
470 #define R_AX_CH10_TXBD_IDX_V1 0x11D0
471 #define R_AX_CH11_TXBD_IDX_V1 0x11D4
472 #define R_AX_RXQ_RXBD_IDX_V1 0x1218
473 #define R_AX_RPQ_RXBD_IDX_V1 0x121C
474 #define TXBD_HW_IDX_MASK GENMASK(27, 16)
475 #define TXBD_HOST_IDX_MASK GENMASK(11, 0)
476
477 #define R_AX_ACH0_TXBD_DESA_L 0x1110
478 #define R_AX_ACH0_TXBD_DESA_H 0x1114
479 #define R_AX_ACH1_TXBD_DESA_L 0x1118
480 #define R_AX_ACH1_TXBD_DESA_H 0x111C
481 #define R_AX_ACH2_TXBD_DESA_L 0x1120
482 #define R_AX_ACH2_TXBD_DESA_H 0x1124
483 #define R_AX_ACH3_TXBD_DESA_L 0x1128
484 #define R_AX_ACH3_TXBD_DESA_H 0x112C
485 #define R_AX_ACH4_TXBD_DESA_L 0x1130
486 #define R_AX_ACH4_TXBD_DESA_H 0x1134
487 #define R_AX_ACH5_TXBD_DESA_L 0x1138
488 #define R_AX_ACH5_TXBD_DESA_H 0x113C
489 #define R_AX_ACH6_TXBD_DESA_L 0x1140
490 #define R_AX_ACH6_TXBD_DESA_H 0x1144
491 #define R_AX_ACH7_TXBD_DESA_L 0x1148
492 #define R_AX_ACH7_TXBD_DESA_H 0x114C
493 #define R_AX_CH8_TXBD_DESA_L 0x1150
494 #define R_AX_CH8_TXBD_DESA_H 0x1154
495 #define R_AX_CH9_TXBD_DESA_L 0x1158
496 #define R_AX_CH9_TXBD_DESA_H 0x115C
497 #define R_AX_CH10_TXBD_DESA_L 0x1358
498 #define R_AX_CH10_TXBD_DESA_H 0x135C
499 #define R_AX_CH11_TXBD_DESA_L 0x1360
500 #define R_AX_CH11_TXBD_DESA_H 0x1364
501 #define R_AX_CH12_TXBD_DESA_L 0x1160
502 #define R_AX_CH12_TXBD_DESA_H 0x1164
503 #define R_AX_RXQ_RXBD_DESA_L 0x1100
504 #define R_AX_RXQ_RXBD_DESA_H 0x1104
505 #define R_AX_RPQ_RXBD_DESA_L 0x1108
506 #define R_AX_RPQ_RXBD_DESA_H 0x110C
507 #define R_AX_RXQ_RXBD_DESA_L_V1 0x1220
508 #define R_AX_RXQ_RXBD_DESA_H_V1 0x1224
509 #define R_AX_RPQ_RXBD_DESA_L_V1 0x1228
510 #define R_AX_RPQ_RXBD_DESA_H_V1 0x122C
511 #define R_AX_ACH0_TXBD_DESA_L_V1 0x1230
512 #define R_AX_ACH0_TXBD_DESA_H_V1 0x1234
513 #define R_AX_ACH1_TXBD_DESA_L_V1 0x1238
514 #define R_AX_ACH1_TXBD_DESA_H_V1 0x123C
515 #define R_AX_ACH2_TXBD_DESA_L_V1 0x1240
516 #define R_AX_ACH2_TXBD_DESA_H_V1 0x1244
517 #define R_AX_ACH3_TXBD_DESA_L_V1 0x1248
518 #define R_AX_ACH3_TXBD_DESA_H_V1 0x124C
519 #define R_AX_ACH4_TXBD_DESA_L_V1 0x1250
520 #define R_AX_ACH4_TXBD_DESA_H_V1 0x1254
521 #define R_AX_ACH5_TXBD_DESA_L_V1 0x1258
522 #define R_AX_ACH5_TXBD_DESA_H_V1 0x125C
523 #define R_AX_ACH6_TXBD_DESA_L_V1 0x1260
524 #define R_AX_ACH6_TXBD_DESA_H_V1 0x1264
525 #define R_AX_ACH7_TXBD_DESA_L_V1 0x1268
526 #define R_AX_ACH7_TXBD_DESA_H_V1 0x126C
527 #define R_AX_CH8_TXBD_DESA_L_V1 0x1270
528 #define R_AX_CH8_TXBD_DESA_H_V1 0x1274
529 #define R_AX_CH9_TXBD_DESA_L_V1 0x1278
530 #define R_AX_CH9_TXBD_DESA_H_V1 0x127C
531 #define R_AX_CH12_TXBD_DESA_L_V1 0x1280
532 #define R_AX_CH12_TXBD_DESA_H_V1 0x1284
533 #define R_AX_CH10_TXBD_DESA_L_V1 0x1458
534 #define R_AX_CH10_TXBD_DESA_H_V1 0x145C
535 #define R_AX_CH11_TXBD_DESA_L_V1 0x1460
536 #define R_AX_CH11_TXBD_DESA_H_V1 0x1464
537 #define B_AX_DESC_NUM_MSK GENMASK(11, 0)
538
539 #define R_AX_RXQ_RXBD_NUM 0x1020
540 #define R_AX_RPQ_RXBD_NUM 0x1022
541 #define R_AX_ACH0_TXBD_NUM 0x1024
542 #define R_AX_ACH1_TXBD_NUM 0x1026
543 #define R_AX_ACH2_TXBD_NUM 0x1028
544 #define R_AX_ACH3_TXBD_NUM 0x102A
545 #define R_AX_ACH4_TXBD_NUM 0x102C
546 #define R_AX_ACH5_TXBD_NUM 0x102E
547 #define R_AX_ACH6_TXBD_NUM 0x1030
548 #define R_AX_ACH7_TXBD_NUM 0x1032
549 #define R_AX_CH8_TXBD_NUM 0x1034
550 #define R_AX_CH9_TXBD_NUM 0x1036
551 #define R_AX_CH10_TXBD_NUM 0x1338
552 #define R_AX_CH11_TXBD_NUM 0x133A
553 #define R_AX_CH12_TXBD_NUM 0x1038
554 #define R_AX_RXQ_RXBD_NUM_V1 0x1210
555 #define R_AX_RPQ_RXBD_NUM_V1 0x1212
556 #define R_AX_CH10_TXBD_NUM_V1 0x1438
557 #define R_AX_CH11_TXBD_NUM_V1 0x143A
558
559 #define R_AX_ACH0_BDRAM_CTRL 0x1200
560 #define R_AX_ACH1_BDRAM_CTRL 0x1204
561 #define R_AX_ACH2_BDRAM_CTRL 0x1208
562 #define R_AX_ACH3_BDRAM_CTRL 0x120C
563 #define R_AX_ACH4_BDRAM_CTRL 0x1210
564 #define R_AX_ACH5_BDRAM_CTRL 0x1214
565 #define R_AX_ACH6_BDRAM_CTRL 0x1218
566 #define R_AX_ACH7_BDRAM_CTRL 0x121C
567 #define R_AX_CH8_BDRAM_CTRL 0x1220
568 #define R_AX_CH9_BDRAM_CTRL 0x1224
569 #define R_AX_CH10_BDRAM_CTRL 0x1320
570 #define R_AX_CH11_BDRAM_CTRL 0x1324
571 #define R_AX_CH12_BDRAM_CTRL 0x1228
572 #define R_AX_ACH0_BDRAM_CTRL_V1 0x1300
573 #define R_AX_ACH1_BDRAM_CTRL_V1 0x1304
574 #define R_AX_ACH2_BDRAM_CTRL_V1 0x1308
575 #define R_AX_ACH3_BDRAM_CTRL_V1 0x130C
576 #define R_AX_ACH4_BDRAM_CTRL_V1 0x1310
577 #define R_AX_ACH5_BDRAM_CTRL_V1 0x1314
578 #define R_AX_ACH6_BDRAM_CTRL_V1 0x1318
579 #define R_AX_ACH7_BDRAM_CTRL_V1 0x131C
580 #define R_AX_CH8_BDRAM_CTRL_V1 0x1320
581 #define R_AX_CH9_BDRAM_CTRL_V1 0x1324
582 #define R_AX_CH12_BDRAM_CTRL_V1 0x1328
583 #define R_AX_CH10_BDRAM_CTRL_V1 0x1420
584 #define R_AX_CH11_BDRAM_CTRL_V1 0x1424
585 #define BDRAM_SIDX_MASK GENMASK(7, 0)
586 #define BDRAM_MAX_MASK GENMASK(15, 8)
587 #define BDRAM_MIN_MASK GENMASK(23, 16)
588
589 #define R_AX_PCIE_INIT_CFG1 0x1000
590 #define B_AX_PCIE_RXRST_KEEP_REG BIT(23)
591 #define B_AX_PCIE_TXRST_KEEP_REG BIT(22)
592 #define B_AX_PCIE_PERST_KEEP_REG BIT(21)
593 #define B_AX_PCIE_FLR_KEEP_REG BIT(20)
594 #define B_AX_PCIE_TRAIN_KEEP_REG BIT(19)
595 #define B_AX_RXBD_MODE BIT(18)
596 #define B_AX_PCIE_MAX_RXDMA_MASK GENMASK(16, 14)
597 #define B_AX_RXHCI_EN BIT(13)
598 #define B_AX_LATENCY_CONTROL BIT(12)
599 #define B_AX_TXHCI_EN BIT(11)
600 #define B_AX_PCIE_MAX_TXDMA_MASK GENMASK(10, 8)
601 #define B_AX_TX_TRUNC_MODE BIT(5)
602 #define B_AX_RX_TRUNC_MODE BIT(4)
603 #define B_AX_RST_BDRAM BIT(3)
604 #define B_AX_DIS_RXDMA_PRE BIT(2)
605
606 #define R_AX_TXDMA_ADDR_H 0x10F0
607 #define R_AX_RXDMA_ADDR_H 0x10F4
608
609 #define R_AX_PCIE_DMA_STOP1 0x1010
610 #define B_AX_STOP_PCIEIO BIT(20)
611 #define B_AX_STOP_WPDMA BIT(19)
612 #define B_AX_STOP_CH12 BIT(18)
613 #define B_AX_STOP_CH9 BIT(17)
614 #define B_AX_STOP_CH8 BIT(16)
615 #define B_AX_STOP_ACH7 BIT(15)
616 #define B_AX_STOP_ACH6 BIT(14)
617 #define B_AX_STOP_ACH5 BIT(13)
618 #define B_AX_STOP_ACH4 BIT(12)
619 #define B_AX_STOP_ACH3 BIT(11)
620 #define B_AX_STOP_ACH2 BIT(10)
621 #define B_AX_STOP_ACH1 BIT(9)
622 #define B_AX_STOP_ACH0 BIT(8)
623 #define B_AX_STOP_RPQ BIT(1)
624 #define B_AX_STOP_RXQ BIT(0)
625 #define B_AX_TX_STOP1_ALL GENMASK(18, 8)
626 #define B_AX_TX_STOP1_MASK (B_AX_STOP_ACH0 | B_AX_STOP_ACH1 | \
627 B_AX_STOP_ACH2 | B_AX_STOP_ACH3 | \
628 B_AX_STOP_ACH4 | B_AX_STOP_ACH5 | \
629 B_AX_STOP_ACH6 | B_AX_STOP_ACH7 | \
630 B_AX_STOP_CH8 | B_AX_STOP_CH9 | \
631 B_AX_STOP_CH12)
632 #define B_AX_TX_STOP1_MASK_V1 (B_AX_STOP_ACH0 | B_AX_STOP_ACH1 | \
633 B_AX_STOP_ACH2 | B_AX_STOP_ACH3 | \
634 B_AX_STOP_CH8 | B_AX_STOP_CH9 | \
635 B_AX_STOP_CH12)
636
637 #define R_AX_PCIE_DMA_STOP2 0x1310
638 #define B_AX_STOP_CH11 BIT(1)
639 #define B_AX_STOP_CH10 BIT(0)
640 #define B_AX_TX_STOP2_ALL GENMASK(1, 0)
641
642 #define R_AX_TXBD_RWPTR_CLR1 0x1014
643 #define B_AX_CLR_CH12_IDX BIT(10)
644 #define B_AX_CLR_CH9_IDX BIT(9)
645 #define B_AX_CLR_CH8_IDX BIT(8)
646 #define B_AX_CLR_ACH7_IDX BIT(7)
647 #define B_AX_CLR_ACH6_IDX BIT(6)
648 #define B_AX_CLR_ACH5_IDX BIT(5)
649 #define B_AX_CLR_ACH4_IDX BIT(4)
650 #define B_AX_CLR_ACH3_IDX BIT(3)
651 #define B_AX_CLR_ACH2_IDX BIT(2)
652 #define B_AX_CLR_ACH1_IDX BIT(1)
653 #define B_AX_CLR_ACH0_IDX BIT(0)
654 #define B_AX_TXBD_CLR1_ALL GENMASK(10, 0)
655
656 #define R_AX_RXBD_RWPTR_CLR 0x1018
657 #define B_AX_CLR_RPQ_IDX BIT(1)
658 #define B_AX_CLR_RXQ_IDX BIT(0)
659 #define B_AX_RXBD_CLR_ALL GENMASK(1, 0)
660
661 #define R_AX_TXBD_RWPTR_CLR2 0x1314
662 #define B_AX_CLR_CH11_IDX BIT(1)
663 #define B_AX_CLR_CH10_IDX BIT(0)
664 #define B_AX_TXBD_CLR2_ALL GENMASK(1, 0)
665
666 #define R_AX_PCIE_DMA_BUSY1 0x101C
667 #define B_AX_PCIEIO_RX_BUSY BIT(22)
668 #define B_AX_PCIEIO_TX_BUSY BIT(21)
669 #define B_AX_PCIEIO_BUSY BIT(20)
670 #define B_AX_WPDMA_BUSY BIT(19)
671 #define B_AX_CH12_BUSY BIT(18)
672 #define B_AX_CH9_BUSY BIT(17)
673 #define B_AX_CH8_BUSY BIT(16)
674 #define B_AX_ACH7_BUSY BIT(15)
675 #define B_AX_ACH6_BUSY BIT(14)
676 #define B_AX_ACH5_BUSY BIT(13)
677 #define B_AX_ACH4_BUSY BIT(12)
678 #define B_AX_ACH3_BUSY BIT(11)
679 #define B_AX_ACH2_BUSY BIT(10)
680 #define B_AX_ACH1_BUSY BIT(9)
681 #define B_AX_ACH0_BUSY BIT(8)
682 #define B_AX_RPQ_BUSY BIT(1)
683 #define B_AX_RXQ_BUSY BIT(0)
684 #define DMA_BUSY1_CHECK (B_AX_ACH0_BUSY | B_AX_ACH1_BUSY | B_AX_ACH2_BUSY | \
685 B_AX_ACH3_BUSY | B_AX_ACH4_BUSY | B_AX_ACH5_BUSY | \
686 B_AX_ACH6_BUSY | B_AX_ACH7_BUSY | B_AX_CH8_BUSY | \
687 B_AX_CH9_BUSY | B_AX_CH12_BUSY)
688 #define DMA_BUSY1_CHECK_V1 (B_AX_ACH0_BUSY | B_AX_ACH1_BUSY | B_AX_ACH2_BUSY | \
689 B_AX_ACH3_BUSY | B_AX_CH8_BUSY | B_AX_CH9_BUSY | \
690 B_AX_CH12_BUSY)
691
692 #define R_AX_PCIE_DMA_BUSY2 0x131C
693 #define B_AX_CH11_BUSY BIT(1)
694 #define B_AX_CH10_BUSY BIT(0)
695
696 #define R_BE_HAXI_DMA_STOP1 0xB010
697 #define B_BE_STOP_WPDMA BIT(31)
698 #define B_BE_STOP_CH14 BIT(14)
699 #define B_BE_STOP_CH13 BIT(13)
700 #define B_BE_STOP_CH12 BIT(12)
701 #define B_BE_STOP_CH11 BIT(11)
702 #define B_BE_STOP_CH10 BIT(10)
703 #define B_BE_STOP_CH9 BIT(9)
704 #define B_BE_STOP_CH8 BIT(8)
705 #define B_BE_STOP_CH7 BIT(7)
706 #define B_BE_STOP_CH6 BIT(6)
707 #define B_BE_STOP_CH5 BIT(5)
708 #define B_BE_STOP_CH4 BIT(4)
709 #define B_BE_STOP_CH3 BIT(3)
710 #define B_BE_STOP_CH2 BIT(2)
711 #define B_BE_STOP_CH1 BIT(1)
712 #define B_BE_STOP_CH0 BIT(0)
713 #define B_BE_TX_STOP1_MASK (B_BE_STOP_CH0 | B_BE_STOP_CH1 | \
714 B_BE_STOP_CH2 | B_BE_STOP_CH3 | \
715 B_BE_STOP_CH4 | B_BE_STOP_CH5 | \
716 B_BE_STOP_CH6 | B_BE_STOP_CH7 | \
717 B_BE_STOP_CH8 | B_BE_STOP_CH9 | \
718 B_BE_STOP_CH10 | B_BE_STOP_CH11 | \
719 B_BE_STOP_CH12)
720
721 #define R_BE_CH0_TXBD_NUM_V1 0xB030
722 #define R_BE_CH1_TXBD_NUM_V1 0xB032
723 #define R_BE_CH2_TXBD_NUM_V1 0xB034
724 #define R_BE_CH3_TXBD_NUM_V1 0xB036
725 #define R_BE_CH4_TXBD_NUM_V1 0xB038
726 #define R_BE_CH5_TXBD_NUM_V1 0xB03A
727 #define R_BE_CH6_TXBD_NUM_V1 0xB03C
728 #define R_BE_CH7_TXBD_NUM_V1 0xB03E
729 #define R_BE_CH8_TXBD_NUM_V1 0xB040
730 #define R_BE_CH9_TXBD_NUM_V1 0xB042
731 #define R_BE_CH10_TXBD_NUM_V1 0xB044
732 #define R_BE_CH11_TXBD_NUM_V1 0xB046
733 #define R_BE_CH12_TXBD_NUM_V1 0xB048
734 #define R_BE_CH13_TXBD_NUM_V1 0xB04C
735 #define R_BE_CH14_TXBD_NUM_V1 0xB04E
736
737 #define R_BE_RXQ0_RXBD_NUM_V1 0xB050
738 #define R_BE_RPQ0_RXBD_NUM_V1 0xB052
739
740 #define R_BE_CH0_TXBD_IDX_V1 0xB100
741 #define R_BE_CH1_TXBD_IDX_V1 0xB104
742 #define R_BE_CH2_TXBD_IDX_V1 0xB108
743 #define R_BE_CH3_TXBD_IDX_V1 0xB10C
744 #define R_BE_CH4_TXBD_IDX_V1 0xB110
745 #define R_BE_CH5_TXBD_IDX_V1 0xB114
746 #define R_BE_CH6_TXBD_IDX_V1 0xB118
747 #define R_BE_CH7_TXBD_IDX_V1 0xB11C
748 #define R_BE_CH8_TXBD_IDX_V1 0xB120
749 #define R_BE_CH9_TXBD_IDX_V1 0xB124
750 #define R_BE_CH10_TXBD_IDX_V1 0xB128
751 #define R_BE_CH11_TXBD_IDX_V1 0xB12C
752 #define R_BE_CH12_TXBD_IDX_V1 0xB130
753 #define R_BE_CH13_TXBD_IDX_V1 0xB134
754 #define R_BE_CH14_TXBD_IDX_V1 0xB138
755
756 #define R_BE_RXQ0_RXBD_IDX_V1 0xB160
757 #define R_BE_RPQ0_RXBD_IDX_V1 0xB164
758
759 #define R_BE_CH0_TXBD_DESA_L_V1 0xB200
760 #define R_BE_CH0_TXBD_DESA_H_V1 0xB204
761 #define R_BE_CH1_TXBD_DESA_L_V1 0xB208
762 #define R_BE_CH1_TXBD_DESA_H_V1 0xB20C
763 #define R_BE_CH2_TXBD_DESA_L_V1 0xB210
764 #define R_BE_CH2_TXBD_DESA_H_V1 0xB214
765 #define R_BE_CH3_TXBD_DESA_L_V1 0xB218
766 #define R_BE_CH3_TXBD_DESA_H_V1 0xB21C
767 #define R_BE_CH4_TXBD_DESA_L_V1 0xB220
768 #define R_BE_CH4_TXBD_DESA_H_V1 0xB224
769 #define R_BE_CH5_TXBD_DESA_L_V1 0xB228
770 #define R_BE_CH5_TXBD_DESA_H_V1 0xB22C
771 #define R_BE_CH6_TXBD_DESA_L_V1 0xB230
772 #define R_BE_CH6_TXBD_DESA_H_V1 0xB234
773 #define R_BE_CH7_TXBD_DESA_L_V1 0xB238
774 #define R_BE_CH7_TXBD_DESA_H_V1 0xB23C
775 #define R_BE_CH8_TXBD_DESA_L_V1 0xB240
776 #define R_BE_CH8_TXBD_DESA_H_V1 0xB244
777 #define R_BE_CH9_TXBD_DESA_L_V1 0xB248
778 #define R_BE_CH9_TXBD_DESA_H_V1 0xB24C
779 #define R_BE_CH10_TXBD_DESA_L_V1 0xB250
780 #define R_BE_CH10_TXBD_DESA_H_V1 0xB254
781 #define R_BE_CH11_TXBD_DESA_L_V1 0xB258
782 #define R_BE_CH11_TXBD_DESA_H_V1 0xB25C
783 #define R_BE_CH12_TXBD_DESA_L_V1 0xB260
784 #define R_BE_CH12_TXBD_DESA_H_V1 0xB264
785 #define R_BE_CH13_TXBD_DESA_L_V1 0xB268
786 #define R_BE_CH13_TXBD_DESA_H_V1 0xB26C
787 #define R_BE_CH14_TXBD_DESA_L_V1 0xB270
788 #define R_BE_CH14_TXBD_DESA_H_V1 0xB274
789
790 #define R_BE_RXQ0_RXBD_DESA_L_V1 0xB300
791 #define R_BE_RXQ0_RXBD_DESA_H_V1 0xB304
792 #define R_BE_RPQ0_RXBD_DESA_L_V1 0xB308
793 #define R_BE_RPQ0_RXBD_DESA_H_V1 0xB30C
794
795 /* Configure */
796 #define R_AX_PCIE_INIT_CFG2 0x1004
797 #define B_AX_WD_ITVL_IDLE GENMASK(27, 24)
798 #define B_AX_WD_ITVL_ACT GENMASK(19, 16)
799 #define B_AX_PCIE_RX_APPLEN_MASK GENMASK(13, 0)
800
801 #define R_AX_PCIE_PS_CTRL 0x1008
802 #define B_AX_L1OFF_PWR_OFF_EN BIT(5)
803
804 #define R_AX_INT_MIT_RX 0x10D4
805 #define B_AX_RXMIT_RXP2_SEL BIT(19)
806 #define B_AX_RXMIT_RXP1_SEL BIT(18)
807 #define B_AX_RXTIMER_UNIT_MASK GENMASK(17, 16)
808 #define AX_RXTIMER_UNIT_64US 0
809 #define AX_RXTIMER_UNIT_128US 1
810 #define AX_RXTIMER_UNIT_256US 2
811 #define AX_RXTIMER_UNIT_512US 3
812 #define B_AX_RXCOUNTER_MATCH_MASK GENMASK(15, 8)
813 #define B_AX_RXTIMER_MATCH_MASK GENMASK(7, 0)
814
815 #define R_AX_DBG_ERR_FLAG_V1 0x1104
816
817 #define R_AX_INT_MIT_RX_V1 0x1184
818 #define B_AX_RXMIT_RXP2_SEL_V1 BIT(19)
819 #define B_AX_RXMIT_RXP1_SEL_V1 BIT(18)
820 #define B_AX_MIT_RXTIMER_UNIT_MASK GENMASK(17, 16)
821 #define B_AX_MIT_RXCOUNTER_MATCH_MASK GENMASK(15, 8)
822 #define B_AX_MIT_RXTIMER_MATCH_MASK GENMASK(7, 0)
823
824 #define R_AX_DBG_ERR_FLAG 0x11C4
825 #define B_AX_PCIE_RPQ_FULL BIT(29)
826 #define B_AX_PCIE_RXQ_FULL BIT(28)
827 #define B_AX_CPL_STATUS_MASK GENMASK(27, 25)
828 #define B_AX_RX_STUCK BIT(22)
829 #define B_AX_TX_STUCK BIT(21)
830 #define B_AX_PCIEDBG_TXERR0 BIT(16)
831 #define B_AX_PCIE_RXP1_ERR0 BIT(4)
832 #define B_AX_PCIE_TXBD_LEN0 BIT(1)
833 #define B_AX_PCIE_TXBD_4KBOUD_LENERR BIT(0)
834
835 #define R_AX_TXBD_RWPTR_CLR2_V1 0x11C4
836 #define B_AX_CLR_CH11_IDX BIT(1)
837 #define B_AX_CLR_CH10_IDX BIT(0)
838
839 #define R_AX_LBC_WATCHDOG 0x11D8
840 #define B_AX_LBC_TIMER GENMASK(7, 4)
841 #define B_AX_LBC_FLAG BIT(1)
842 #define B_AX_LBC_EN BIT(0)
843
844 #define R_AX_RXBD_RWPTR_CLR_V1 0x1200
845 #define B_AX_CLR_RPQ_IDX BIT(1)
846 #define B_AX_CLR_RXQ_IDX BIT(0)
847
848 #define R_AX_HAXI_EXP_CTRL 0x1204
849 #define B_AX_MAX_TAG_NUM_V1_MASK GENMASK(2, 0)
850
851 #define R_AX_PCIE_EXP_CTRL 0x13F0
852 #define B_AX_EN_CHKDSC_NO_RX_STUCK BIT(20)
853 #define B_AX_MAX_TAG_NUM GENMASK(18, 16)
854 #define B_AX_SIC_EN_FORCE_CLKREQ BIT(4)
855
856 #define R_AX_PCIE_RX_PREF_ADV 0x13F4
857 #define B_AX_RXDMA_PREF_ADV_EN BIT(0)
858
859 #define R_AX_PCIE_HRPWM_V1 0x30C0
860 #define R_AX_PCIE_CRPWM 0x30C4
861
862 #define R_AX_LBC_WATCHDOG_V1 0x30D8
863
864 #define R_BE_PCIE_HRPWM 0x30C0
865 #define R_BE_PCIE_CRPWM 0x30C4
866
867 #define R_BE_L1_2_CTRL_HCILDO 0x3110
868 #define B_BE_PCIE_DIS_L1_2_CTRL_HCILDO BIT(0)
869
870 #define R_BE_PL1_DBG_INFO 0x3120
871 #define B_BE_END_PL1_CNT_MASK GENMASK(23, 16)
872 #define B_BE_START_PL1_CNT_MASK GENMASK(7, 0)
873
874 #define R_BE_PCIE_MIT0_TMR 0x3330
875 #define B_BE_PCIE_MIT0_RX_TMR_MASK GENMASK(5, 4)
876 #define BE_MIT0_TMR_UNIT_1MS 0
877 #define BE_MIT0_TMR_UNIT_2MS 1
878 #define BE_MIT0_TMR_UNIT_4MS 2
879 #define BE_MIT0_TMR_UNIT_8MS 3
880 #define B_BE_PCIE_MIT0_TX_TMR_MASK GENMASK(1, 0)
881
882 #define R_BE_PCIE_MIT0_CNT 0x3334
883 #define B_BE_PCIE_RX_MIT0_CNT_MASK GENMASK(31, 24)
884 #define B_BE_PCIE_TX_MIT0_CNT_MASK GENMASK(23, 16)
885 #define B_BE_PCIE_RX_MIT0_TMR_CNT_MASK GENMASK(15, 8)
886 #define B_BE_PCIE_TX_MIT0_TMR_CNT_MASK GENMASK(7, 0)
887
888 #define R_BE_PCIE_MIT_CH_EN 0x3338
889 #define B_BE_PCIE_MIT_RX1P1_EN BIT(23)
890 #define B_BE_PCIE_MIT_RX0P1_EN BIT(22)
891 #define B_BE_PCIE_MIT_ROQ1_EN BIT(21)
892 #define B_BE_PCIE_MIT_RPQ1_EN BIT(20)
893 #define B_BE_PCIE_MIT_RX1P2_EN BIT(19)
894 #define B_BE_PCIE_MIT_ROQ0_EN BIT(18)
895 #define B_BE_PCIE_MIT_RPQ0_EN BIT(17)
896 #define B_BE_PCIE_MIT_RX0P2_EN BIT(16)
897 #define B_BE_PCIE_MIT_TXCH14_EN BIT(14)
898 #define B_BE_PCIE_MIT_TXCH13_EN BIT(13)
899 #define B_BE_PCIE_MIT_TXCH12_EN BIT(12)
900 #define B_BE_PCIE_MIT_TXCH11_EN BIT(11)
901 #define B_BE_PCIE_MIT_TXCH10_EN BIT(10)
902 #define B_BE_PCIE_MIT_TXCH9_EN BIT(9)
903 #define B_BE_PCIE_MIT_TXCH8_EN BIT(8)
904 #define B_BE_PCIE_MIT_TXCH7_EN BIT(7)
905 #define B_BE_PCIE_MIT_TXCH6_EN BIT(6)
906 #define B_BE_PCIE_MIT_TXCH5_EN BIT(5)
907 #define B_BE_PCIE_MIT_TXCH4_EN BIT(4)
908 #define B_BE_PCIE_MIT_TXCH3_EN BIT(3)
909 #define B_BE_PCIE_MIT_TXCH2_EN BIT(2)
910 #define B_BE_PCIE_MIT_TXCH1_EN BIT(1)
911 #define B_BE_PCIE_MIT_TXCH0_EN BIT(0)
912
913 #define R_BE_SER_PL1_CTRL 0x34A8
914 #define B_BE_PL1_SER_PL1_EN BIT(31)
915 #define B_BE_PL1_IGNORE_HOT_RST BIT(30)
916 #define B_BE_PL1_TIMER_UNIT_MASK GENMASK(19, 17)
917 #define B_BE_PL1_TIMER_CLEAR BIT(0)
918
919 #define R_BE_REG_PL1_MASK 0x34B0
920 #define B_BE_SER_PCLKREQ_ACK_MASK BIT(5)
921 #define B_BE_SER_PM_CLK_MASK BIT(4)
922 #define B_BE_SER_LTSSM_IMR BIT(3)
923 #define B_BE_SER_PM_MASTER_IMR BIT(2)
924 #define B_BE_SER_L1SUB_IMR BIT(1)
925 #define B_BE_SER_PMU_IMR BIT(0)
926
927 #define R_BE_RX_APPEND_MODE 0x8920
928 #define B_BE_APPEND_OFFSET_MASK GENMASK(23, 16)
929 #define B_BE_APPEND_LEN_MASK GENMASK(15, 0)
930
931 #define R_BE_TXBD_RWPTR_CLR1 0xB014
932 #define B_BE_CLR_CH14_IDX BIT(14)
933 #define B_BE_CLR_CH13_IDX BIT(13)
934 #define B_BE_CLR_CH12_IDX BIT(12)
935 #define B_BE_CLR_CH11_IDX BIT(11)
936 #define B_BE_CLR_CH10_IDX BIT(10)
937 #define B_BE_CLR_CH9_IDX BIT(9)
938 #define B_BE_CLR_CH8_IDX BIT(8)
939 #define B_BE_CLR_CH7_IDX BIT(7)
940 #define B_BE_CLR_CH6_IDX BIT(6)
941 #define B_BE_CLR_CH5_IDX BIT(5)
942 #define B_BE_CLR_CH4_IDX BIT(4)
943 #define B_BE_CLR_CH3_IDX BIT(3)
944 #define B_BE_CLR_CH2_IDX BIT(2)
945 #define B_BE_CLR_CH1_IDX BIT(1)
946 #define B_BE_CLR_CH0_IDX BIT(0)
947
948 #define R_BE_RXBD_RWPTR_CLR1_V1 0xB018
949 #define B_BE_CLR_ROQ1_IDX_V1 BIT(5)
950 #define B_BE_CLR_RPQ1_IDX_V1 BIT(4)
951 #define B_BE_CLR_RXQ1_IDX_V1 BIT(3)
952 #define B_BE_CLR_ROQ0_IDX BIT(2)
953 #define B_BE_CLR_RPQ0_IDX BIT(1)
954 #define B_BE_CLR_RXQ0_IDX BIT(0)
955
956 #define R_BE_HAXI_DMA_BUSY1 0xB01C
957 #define B_BE_HAXI_MST_BUSY BIT(31)
958 #define B_BE_HAXI_RX_IDLE BIT(25)
959 #define B_BE_HAXI_TX_IDLE BIT(24)
960 #define B_BE_ROQ1_BUSY_V1 BIT(21)
961 #define B_BE_RPQ1_BUSY_V1 BIT(20)
962 #define B_BE_RXQ1_BUSY_V1 BIT(19)
963 #define B_BE_ROQ0_BUSY_V1 BIT(18)
964 #define B_BE_RPQ0_BUSY_V1 BIT(17)
965 #define B_BE_RXQ0_BUSY_V1 BIT(16)
966 #define B_BE_WPDMA_BUSY BIT(15)
967 #define B_BE_CH14_BUSY BIT(14)
968 #define B_BE_CH13_BUSY BIT(13)
969 #define B_BE_CH12_BUSY BIT(12)
970 #define B_BE_CH11_BUSY BIT(11)
971 #define B_BE_CH10_BUSY BIT(10)
972 #define B_BE_CH9_BUSY BIT(9)
973 #define B_BE_CH8_BUSY BIT(8)
974 #define B_BE_CH7_BUSY BIT(7)
975 #define B_BE_CH6_BUSY BIT(6)
976 #define B_BE_CH5_BUSY BIT(5)
977 #define B_BE_CH4_BUSY BIT(4)
978 #define B_BE_CH3_BUSY BIT(3)
979 #define B_BE_CH2_BUSY BIT(2)
980 #define B_BE_CH1_BUSY BIT(1)
981 #define B_BE_CH0_BUSY BIT(0)
982 #define DMA_BUSY1_CHECK_BE (B_BE_CH0_BUSY | B_BE_CH1_BUSY | B_BE_CH2_BUSY | \
983 B_BE_CH3_BUSY | B_BE_CH4_BUSY | B_BE_CH5_BUSY | \
984 B_BE_CH6_BUSY | B_BE_CH7_BUSY | B_BE_CH8_BUSY | \
985 B_BE_CH9_BUSY | B_BE_CH10_BUSY | B_BE_CH11_BUSY | \
986 B_BE_CH12_BUSY | B_BE_CH13_BUSY | B_BE_CH14_BUSY)
987
988 #define R_BE_HAXI_EXP_CTRL_V1 0xB020
989 #define B_BE_R_NO_SEC_ACCESS BIT(31)
990 #define B_BE_FORCE_EN_DMA_RX_GCLK BIT(5)
991 #define B_BE_FORCE_EN_DMA_TX_GCLK BIT(4)
992 #define B_BE_MAX_TAG_NUM_MASK GENMASK(3, 0)
993
994 #define RTW89_PCI_TXBD_NUM_MAX 256
995 #define RTW89_PCI_RXBD_NUM_MAX 256
996 #define RTW89_PCI_TXWD_NUM_MAX 512
997 #define RTW89_PCI_TXWD_PAGE_SIZE 128
998 #define RTW89_PCI_ADDRINFO_MAX 4
999 #define RTW89_PCI_RX_BUF_SIZE 11460
1000
1001 #define RTW89_PCI_POLL_BDRAM_RST_CNT 100
1002 #define RTW89_PCI_MULTITAG 8
1003
1004 /* PCIE CFG register */
1005 #define RTW89_PCIE_CAPABILITY_SPEED 0x7C
1006 #define RTW89_PCIE_SUPPORT_GEN_MASK GENMASK(3, 0)
1007 #define RTW89_PCIE_L1_STS_V1 0x80
1008 #define RTW89_BCFG_LINK_SPEED_MASK GENMASK(19, 16)
1009 #define RTW89_PCIE_GEN1_SPEED 0x01
1010 #define RTW89_PCIE_GEN2_SPEED 0x02
1011 #define RTW89_PCIE_PHY_RATE 0x82
1012 #define RTW89_PCIE_PHY_RATE_MASK GENMASK(1, 0)
1013 #define RTW89_PCIE_LINK_CHANGE_SPEED 0xA0
1014 #define RTW89_PCIE_L1SS_STS_V1 0x0168
1015 #define RTW89_PCIE_BIT_ASPM_L11 BIT(3)
1016 #define RTW89_PCIE_BIT_ASPM_L12 BIT(2)
1017 #define RTW89_PCIE_BIT_PCI_L11 BIT(1)
1018 #define RTW89_PCIE_BIT_PCI_L12 BIT(0)
1019 #define RTW89_PCIE_ASPM_CTRL 0x070F
1020 #define RTW89_L1DLY_MASK GENMASK(5, 3)
1021 #define RTW89_L0DLY_MASK GENMASK(2, 0)
1022 #define RTW89_PCIE_TIMER_CTRL 0x0718
1023 #define RTW89_PCIE_BIT_L1SUB BIT(5)
1024 #define RTW89_PCIE_L1_CTRL 0x0719
1025 #define RTW89_PCIE_BIT_CLK BIT(4)
1026 #define RTW89_PCIE_BIT_L1 BIT(3)
1027 #define RTW89_PCIE_CLK_CTRL 0x0725
1028 #define RTW89_PCIE_FTS 0x080C
1029 #define RTW89_PCIE_POLLING_BIT BIT(17)
1030 #define RTW89_PCIE_RST_MSTATE 0x0B48
1031 #define RTW89_PCIE_BIT_CFG_RST_MSTATE BIT(0)
1032
1033 #define INTF_INTGRA_MINREF_V1 90
1034 #define INTF_INTGRA_HOSTREF_V1 100
1035
1036 enum rtw89_pcie_phy {
1037 PCIE_PHY_GEN1,
1038 PCIE_PHY_GEN2,
1039 PCIE_PHY_GEN1_UNDEFINE = 0x7F,
1040 };
1041
1042 enum rtw89_pcie_l0sdly {
1043 PCIE_L0SDLY_1US = 0,
1044 PCIE_L0SDLY_2US = 1,
1045 PCIE_L0SDLY_3US = 2,
1046 PCIE_L0SDLY_4US = 3,
1047 PCIE_L0SDLY_5US = 4,
1048 PCIE_L0SDLY_6US = 5,
1049 PCIE_L0SDLY_7US = 6,
1050 };
1051
1052 enum rtw89_pcie_l1dly {
1053 PCIE_L1DLY_16US = 4,
1054 PCIE_L1DLY_32US = 5,
1055 PCIE_L1DLY_64US = 6,
1056 PCIE_L1DLY_HW_INFI = 7,
1057 };
1058
1059 enum rtw89_pcie_clkdly_hw {
1060 PCIE_CLKDLY_HW_0 = 0,
1061 PCIE_CLKDLY_HW_30US = 0x1,
1062 PCIE_CLKDLY_HW_50US = 0x2,
1063 PCIE_CLKDLY_HW_100US = 0x3,
1064 PCIE_CLKDLY_HW_150US = 0x4,
1065 PCIE_CLKDLY_HW_200US = 0x5,
1066 };
1067
1068 enum mac_ax_bd_trunc_mode {
1069 MAC_AX_BD_NORM,
1070 MAC_AX_BD_TRUNC,
1071 MAC_AX_BD_DEF = 0xFE
1072 };
1073
1074 enum mac_ax_rxbd_mode {
1075 MAC_AX_RXBD_PKT,
1076 MAC_AX_RXBD_SEP,
1077 MAC_AX_RXBD_DEF = 0xFE
1078 };
1079
1080 enum mac_ax_tag_mode {
1081 MAC_AX_TAG_SGL,
1082 MAC_AX_TAG_MULTI,
1083 MAC_AX_TAG_DEF = 0xFE
1084 };
1085
1086 enum mac_ax_tx_burst {
1087 MAC_AX_TX_BURST_16B = 0,
1088 MAC_AX_TX_BURST_32B = 1,
1089 MAC_AX_TX_BURST_64B = 2,
1090 MAC_AX_TX_BURST_V1_64B = 0,
1091 MAC_AX_TX_BURST_128B = 3,
1092 MAC_AX_TX_BURST_V1_128B = 1,
1093 MAC_AX_TX_BURST_256B = 4,
1094 MAC_AX_TX_BURST_V1_256B = 2,
1095 MAC_AX_TX_BURST_512B = 5,
1096 MAC_AX_TX_BURST_1024B = 6,
1097 MAC_AX_TX_BURST_2048B = 7,
1098 MAC_AX_TX_BURST_DEF = 0xFE
1099 };
1100
1101 enum mac_ax_rx_burst {
1102 MAC_AX_RX_BURST_16B = 0,
1103 MAC_AX_RX_BURST_32B = 1,
1104 MAC_AX_RX_BURST_64B = 2,
1105 MAC_AX_RX_BURST_V1_64B = 0,
1106 MAC_AX_RX_BURST_128B = 3,
1107 MAC_AX_RX_BURST_V1_128B = 1,
1108 MAC_AX_RX_BURST_V1_256B = 0,
1109 MAC_AX_RX_BURST_DEF = 0xFE
1110 };
1111
1112 enum mac_ax_wd_dma_intvl {
1113 MAC_AX_WD_DMA_INTVL_0S,
1114 MAC_AX_WD_DMA_INTVL_256NS,
1115 MAC_AX_WD_DMA_INTVL_512NS,
1116 MAC_AX_WD_DMA_INTVL_768NS,
1117 MAC_AX_WD_DMA_INTVL_1US,
1118 MAC_AX_WD_DMA_INTVL_1_5US,
1119 MAC_AX_WD_DMA_INTVL_2US,
1120 MAC_AX_WD_DMA_INTVL_4US,
1121 MAC_AX_WD_DMA_INTVL_8US,
1122 MAC_AX_WD_DMA_INTVL_16US,
1123 MAC_AX_WD_DMA_INTVL_DEF = 0xFE
1124 };
1125
1126 enum mac_ax_multi_tag_num {
1127 MAC_AX_TAG_NUM_1,
1128 MAC_AX_TAG_NUM_2,
1129 MAC_AX_TAG_NUM_3,
1130 MAC_AX_TAG_NUM_4,
1131 MAC_AX_TAG_NUM_5,
1132 MAC_AX_TAG_NUM_6,
1133 MAC_AX_TAG_NUM_7,
1134 MAC_AX_TAG_NUM_8,
1135 MAC_AX_TAG_NUM_DEF = 0xFE
1136 };
1137
1138 enum mac_ax_lbc_tmr {
1139 MAC_AX_LBC_TMR_8US = 0,
1140 MAC_AX_LBC_TMR_16US,
1141 MAC_AX_LBC_TMR_32US,
1142 MAC_AX_LBC_TMR_64US,
1143 MAC_AX_LBC_TMR_128US,
1144 MAC_AX_LBC_TMR_256US,
1145 MAC_AX_LBC_TMR_512US,
1146 MAC_AX_LBC_TMR_1MS,
1147 MAC_AX_LBC_TMR_2MS,
1148 MAC_AX_LBC_TMR_4MS,
1149 MAC_AX_LBC_TMR_8MS,
1150 MAC_AX_LBC_TMR_DEF = 0xFE
1151 };
1152
1153 enum mac_ax_pcie_func_ctrl {
1154 MAC_AX_PCIE_DISABLE = 0,
1155 MAC_AX_PCIE_ENABLE = 1,
1156 MAC_AX_PCIE_DEFAULT = 0xFE,
1157 MAC_AX_PCIE_IGNORE = 0xFF
1158 };
1159
1160 enum mac_ax_io_rcy_tmr {
1161 MAC_AX_IO_RCY_ANA_TMR_2MS = 24000,
1162 MAC_AX_IO_RCY_ANA_TMR_4MS = 48000,
1163 MAC_AX_IO_RCY_ANA_TMR_6MS = 72000,
1164 MAC_AX_IO_RCY_ANA_TMR_DEF = 0xFE
1165 };
1166
1167 enum rtw89_pci_intr_mask_cfg {
1168 RTW89_PCI_INTR_MASK_RESET,
1169 RTW89_PCI_INTR_MASK_NORMAL,
1170 RTW89_PCI_INTR_MASK_LOW_POWER,
1171 RTW89_PCI_INTR_MASK_RECOVERY_START,
1172 RTW89_PCI_INTR_MASK_RECOVERY_COMPLETE,
1173 };
1174
1175 struct rtw89_pci_isrs;
1176 struct rtw89_pci;
1177
1178 struct rtw89_pci_bd_idx_addr {
1179 u32 tx_bd_addrs[RTW89_TXCH_NUM];
1180 u32 rx_bd_addrs[RTW89_RXCH_NUM];
1181 };
1182
1183 struct rtw89_pci_ch_dma_addr {
1184 u32 num;
1185 u32 idx;
1186 u32 bdram;
1187 u32 desa_l;
1188 u32 desa_h;
1189 };
1190
1191 struct rtw89_pci_ch_dma_addr_set {
1192 struct rtw89_pci_ch_dma_addr tx[RTW89_TXCH_NUM];
1193 struct rtw89_pci_ch_dma_addr rx[RTW89_RXCH_NUM];
1194 };
1195
1196 struct rtw89_pci_bd_ram {
1197 u8 start_idx;
1198 u8 max_num;
1199 u8 min_num;
1200 };
1201
1202 struct rtw89_pci_gen_def {
1203 u32 isr_rdu;
1204 u32 isr_halt_c2h;
1205 u32 isr_wdt_timeout;
1206 struct rtw89_reg2_def isr_clear_rpq;
1207 struct rtw89_reg2_def isr_clear_rxq;
1208
1209 int (*mac_pre_init)(struct rtw89_dev *rtwdev);
1210 int (*mac_pre_deinit)(struct rtw89_dev *rtwdev);
1211 int (*mac_post_init)(struct rtw89_dev *rtwdev);
1212
1213 void (*clr_idx_all)(struct rtw89_dev *rtwdev);
1214 int (*rst_bdram)(struct rtw89_dev *rtwdev);
1215
1216 int (*lv1rst_stop_dma)(struct rtw89_dev *rtwdev);
1217 int (*lv1rst_start_dma)(struct rtw89_dev *rtwdev);
1218 };
1219
1220 struct rtw89_pci_info {
1221 const struct rtw89_pci_gen_def *gen_def;
1222 enum mac_ax_bd_trunc_mode txbd_trunc_mode;
1223 enum mac_ax_bd_trunc_mode rxbd_trunc_mode;
1224 enum mac_ax_rxbd_mode rxbd_mode;
1225 enum mac_ax_tag_mode tag_mode;
1226 enum mac_ax_tx_burst tx_burst;
1227 enum mac_ax_rx_burst rx_burst;
1228 enum mac_ax_wd_dma_intvl wd_dma_idle_intvl;
1229 enum mac_ax_wd_dma_intvl wd_dma_act_intvl;
1230 enum mac_ax_multi_tag_num multi_tag_num;
1231 enum mac_ax_pcie_func_ctrl lbc_en;
1232 enum mac_ax_lbc_tmr lbc_tmr;
1233 enum mac_ax_pcie_func_ctrl autok_en;
1234 enum mac_ax_pcie_func_ctrl io_rcy_en;
1235 enum mac_ax_io_rcy_tmr io_rcy_tmr;
1236 bool rx_ring_eq_is_full;
1237
1238 u32 init_cfg_reg;
1239 u32 txhci_en_bit;
1240 u32 rxhci_en_bit;
1241 u32 rxbd_mode_bit;
1242 u32 exp_ctrl_reg;
1243 u32 max_tag_num_mask;
1244 u32 rxbd_rwptr_clr_reg;
1245 u32 txbd_rwptr_clr2_reg;
1246 struct rtw89_reg_def dma_io_stop;
1247 struct rtw89_reg_def dma_stop1;
1248 struct rtw89_reg_def dma_stop2;
1249 struct rtw89_reg_def dma_busy1;
1250 u32 dma_busy2_reg;
1251 u32 dma_busy3_reg;
1252
1253 u32 rpwm_addr;
1254 u32 cpwm_addr;
1255 u32 mit_addr;
1256 u32 tx_dma_ch_mask;
1257 const struct rtw89_pci_bd_idx_addr *bd_idx_addr_low_power;
1258 const struct rtw89_pci_ch_dma_addr_set *dma_addr_set;
1259 const struct rtw89_pci_bd_ram (*bd_ram_table)[RTW89_TXCH_NUM];
1260
1261 int (*ltr_set)(struct rtw89_dev *rtwdev, bool en);
1262 u32 (*fill_txaddr_info)(struct rtw89_dev *rtwdev,
1263 void *txaddr_info_addr, u32 total_len,
1264 dma_addr_t dma, u8 *add_info_nr);
1265 void (*config_intr_mask)(struct rtw89_dev *rtwdev);
1266 void (*enable_intr)(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
1267 void (*disable_intr)(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
1268 void (*recognize_intrs)(struct rtw89_dev *rtwdev,
1269 struct rtw89_pci *rtwpci,
1270 struct rtw89_pci_isrs *isrs);
1271 };
1272
1273 struct rtw89_pci_tx_data {
1274 dma_addr_t dma;
1275 };
1276
1277 struct rtw89_pci_rx_info {
1278 dma_addr_t dma;
1279 u32 fs:1, ls:1, tag:11, len:14;
1280 };
1281
1282 #define RTW89_PCI_TXBD_OPTION_LS BIT(14)
1283
1284 struct rtw89_pci_tx_bd_32 {
1285 __le16 length;
1286 __le16 option;
1287 __le32 dma;
1288 } __packed;
1289
1290 #define RTW89_PCI_TXWP_VALID BIT(15)
1291
1292 struct rtw89_pci_tx_wp_info {
1293 __le16 seq0;
1294 __le16 seq1;
1295 __le16 seq2;
1296 __le16 seq3;
1297 } __packed;
1298
1299 #define RTW89_PCI_ADDR_MSDU_LS BIT(15)
1300 #define RTW89_PCI_ADDR_LS BIT(14)
1301 #define RTW89_PCI_ADDR_HIGH(a) (((a) << 6) & GENMASK(13, 6))
1302 #define RTW89_PCI_ADDR_NUM(x) ((x) & GENMASK(5, 0))
1303
1304 struct rtw89_pci_tx_addr_info_32 {
1305 __le16 length;
1306 __le16 option;
1307 __le32 dma;
1308 } __packed;
1309
1310 #define RTW89_TXADDR_INFO_NR_V1 10
1311
1312 struct rtw89_pci_tx_addr_info_32_v1 {
1313 __le16 length_opt;
1314 #define B_PCIADDR_LEN_V1_MASK GENMASK(10, 0)
1315 #define B_PCIADDR_HIGH_SEL_V1_MASK GENMASK(14, 11)
1316 #define B_PCIADDR_LS_V1_MASK BIT(15)
1317 #define TXADDR_INFO_LENTHG_V1_MAX ALIGN_DOWN(BIT(11) - 1, 4)
1318 __le16 dma_low_lsb;
1319 __le16 dma_low_msb;
1320 } __packed;
1321
1322 #define RTW89_PCI_RPP_POLLUTED BIT(31)
1323 #define RTW89_PCI_RPP_SEQ GENMASK(30, 16)
1324 #define RTW89_PCI_RPP_TX_STATUS GENMASK(15, 13)
1325 #define RTW89_TX_DONE 0x0
1326 #define RTW89_TX_RETRY_LIMIT 0x1
1327 #define RTW89_TX_LIFE_TIME 0x2
1328 #define RTW89_TX_MACID_DROP 0x3
1329 #define RTW89_PCI_RPP_QSEL GENMASK(12, 8)
1330 #define RTW89_PCI_RPP_MACID GENMASK(7, 0)
1331
1332 struct rtw89_pci_rpp_fmt {
1333 __le32 dword;
1334 } __packed;
1335
1336 struct rtw89_pci_rx_bd_32 {
1337 __le16 buf_size;
1338 __le16 rsvd;
1339 __le32 dma;
1340 } __packed;
1341
1342 #define RTW89_PCI_RXBD_FS BIT(15)
1343 #define RTW89_PCI_RXBD_LS BIT(14)
1344 #define RTW89_PCI_RXBD_WRITE_SIZE GENMASK(13, 0)
1345 #define RTW89_PCI_RXBD_TAG GENMASK(28, 16)
1346
1347 struct rtw89_pci_rxbd_info {
1348 __le32 dword;
1349 };
1350
1351 struct rtw89_pci_tx_wd {
1352 struct list_head list;
1353 struct sk_buff_head queue;
1354
1355 void *vaddr;
1356 dma_addr_t paddr;
1357 u32 len;
1358 u32 seq;
1359 };
1360
1361 struct rtw89_pci_dma_ring {
1362 void *head;
1363 u8 desc_size;
1364 dma_addr_t dma;
1365
1366 struct rtw89_pci_ch_dma_addr addr;
1367
1368 u32 len;
1369 u32 wp; /* host idx */
1370 u32 rp; /* hw idx */
1371 };
1372
1373 struct rtw89_pci_tx_wd_ring {
1374 void *head;
1375 dma_addr_t dma;
1376
1377 struct rtw89_pci_tx_wd pages[RTW89_PCI_TXWD_NUM_MAX];
1378 struct list_head free_pages;
1379
1380 u32 page_size;
1381 u32 page_num;
1382 u32 curr_num;
1383 };
1384
1385 #define RTW89_RX_TAG_MAX 0x1fff
1386
1387 struct rtw89_pci_tx_ring {
1388 struct rtw89_pci_tx_wd_ring wd_ring;
1389 struct rtw89_pci_dma_ring bd_ring;
1390 struct list_head busy_pages;
1391 u8 txch;
1392 bool dma_enabled;
1393 u16 tag; /* range from 0x0001 ~ 0x1fff */
1394
1395 u64 tx_cnt;
1396 u64 tx_acked;
1397 u64 tx_retry_lmt;
1398 u64 tx_life_time;
1399 u64 tx_mac_id_drop;
1400 };
1401
1402 struct rtw89_pci_rx_ring {
1403 struct rtw89_pci_dma_ring bd_ring;
1404 struct sk_buff *buf[RTW89_PCI_RXBD_NUM_MAX];
1405 u32 buf_sz;
1406 struct sk_buff *diliver_skb;
1407 struct rtw89_rx_desc_info diliver_desc;
1408 };
1409
1410 struct rtw89_pci_isrs {
1411 u32 ind_isrs;
1412 u32 halt_c2h_isrs;
1413 u32 isrs[2];
1414 };
1415
1416 struct rtw89_pci {
1417 struct pci_dev *pdev;
1418
1419 /* protect HW irq related registers */
1420 spinlock_t irq_lock;
1421 /* protect TRX resources (exclude RXQ) */
1422 spinlock_t trx_lock;
1423 bool running;
1424 bool low_power;
1425 bool under_recovery;
1426 struct rtw89_pci_tx_ring tx_rings[RTW89_TXCH_NUM];
1427 struct rtw89_pci_rx_ring rx_rings[RTW89_RXCH_NUM];
1428 struct sk_buff_head h2c_queue;
1429 struct sk_buff_head h2c_release_queue;
1430 DECLARE_BITMAP(kick_map, RTW89_TXCH_NUM);
1431
1432 u32 ind_intrs;
1433 u32 halt_c2h_intrs;
1434 u32 intrs[2];
1435 void __iomem *mmap;
1436 };
1437
RTW89_PCI_RX_SKB_CB(struct sk_buff * skb)1438 static inline struct rtw89_pci_rx_info *RTW89_PCI_RX_SKB_CB(struct sk_buff *skb)
1439 {
1440 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1441
1442 BUILD_BUG_ON(sizeof(struct rtw89_pci_tx_data) >
1443 sizeof(info->status.status_driver_data));
1444
1445 return (struct rtw89_pci_rx_info *)skb->cb;
1446 }
1447
1448 static inline struct rtw89_pci_rx_bd_32 *
RTW89_PCI_RX_BD(struct rtw89_pci_rx_ring * rx_ring,u32 idx)1449 RTW89_PCI_RX_BD(struct rtw89_pci_rx_ring *rx_ring, u32 idx)
1450 {
1451 struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
1452 u8 *head = bd_ring->head;
1453 u32 desc_size = bd_ring->desc_size;
1454 u32 offset = idx * desc_size;
1455
1456 return (struct rtw89_pci_rx_bd_32 *)(head + offset);
1457 }
1458
1459 static inline void
rtw89_pci_rxbd_increase(struct rtw89_pci_rx_ring * rx_ring,u32 cnt)1460 rtw89_pci_rxbd_increase(struct rtw89_pci_rx_ring *rx_ring, u32 cnt)
1461 {
1462 struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
1463
1464 bd_ring->wp += cnt;
1465
1466 if (bd_ring->wp >= bd_ring->len)
1467 bd_ring->wp -= bd_ring->len;
1468 }
1469
RTW89_PCI_TX_SKB_CB(struct sk_buff * skb)1470 static inline struct rtw89_pci_tx_data *RTW89_PCI_TX_SKB_CB(struct sk_buff *skb)
1471 {
1472 struct rtw89_tx_skb_data *data = RTW89_TX_SKB_CB(skb);
1473
1474 return (struct rtw89_pci_tx_data *)data->hci_priv;
1475 }
1476
1477 static inline struct rtw89_pci_tx_bd_32 *
rtw89_pci_get_next_txbd(struct rtw89_pci_tx_ring * tx_ring)1478 rtw89_pci_get_next_txbd(struct rtw89_pci_tx_ring *tx_ring)
1479 {
1480 struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring;
1481 struct rtw89_pci_tx_bd_32 *tx_bd, *head;
1482
1483 head = bd_ring->head;
1484 tx_bd = head + bd_ring->wp;
1485
1486 return tx_bd;
1487 }
1488
1489 static inline struct rtw89_pci_tx_wd *
rtw89_pci_dequeue_txwd(struct rtw89_pci_tx_ring * tx_ring)1490 rtw89_pci_dequeue_txwd(struct rtw89_pci_tx_ring *tx_ring)
1491 {
1492 struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
1493 struct rtw89_pci_tx_wd *txwd;
1494
1495 txwd = list_first_entry_or_null(&wd_ring->free_pages,
1496 struct rtw89_pci_tx_wd, list);
1497 if (!txwd)
1498 return NULL;
1499
1500 list_del_init(&txwd->list);
1501 txwd->len = 0;
1502 wd_ring->curr_num--;
1503
1504 return txwd;
1505 }
1506
1507 static inline void
rtw89_pci_enqueue_txwd(struct rtw89_pci_tx_ring * tx_ring,struct rtw89_pci_tx_wd * txwd)1508 rtw89_pci_enqueue_txwd(struct rtw89_pci_tx_ring *tx_ring,
1509 struct rtw89_pci_tx_wd *txwd)
1510 {
1511 struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
1512
1513 memset(txwd->vaddr, 0, wd_ring->page_size);
1514 list_add_tail(&txwd->list, &wd_ring->free_pages);
1515 wd_ring->curr_num++;
1516 }
1517
rtw89_pci_ltr_is_err_reg_val(u32 val)1518 static inline bool rtw89_pci_ltr_is_err_reg_val(u32 val)
1519 {
1520 return val == 0xffffffff || val == 0xeaeaeaea;
1521 }
1522
1523 extern const struct dev_pm_ops rtw89_pm_ops;
1524 extern const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set;
1525 extern const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set_v1;
1526 extern const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set_be;
1527 extern const struct rtw89_pci_bd_ram rtw89_bd_ram_table_dual[RTW89_TXCH_NUM];
1528 extern const struct rtw89_pci_bd_ram rtw89_bd_ram_table_single[RTW89_TXCH_NUM];
1529 extern const struct rtw89_pci_gen_def rtw89_pci_gen_ax;
1530 extern const struct rtw89_pci_gen_def rtw89_pci_gen_be;
1531
1532 struct pci_device_id;
1533
1534 int rtw89_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id);
1535 void rtw89_pci_remove(struct pci_dev *pdev);
1536 void rtw89_pci_ops_reset(struct rtw89_dev *rtwdev);
1537 int rtw89_pci_ltr_set(struct rtw89_dev *rtwdev, bool en);
1538 int rtw89_pci_ltr_set_v1(struct rtw89_dev *rtwdev, bool en);
1539 int rtw89_pci_ltr_set_v2(struct rtw89_dev *rtwdev, bool en);
1540 u32 rtw89_pci_fill_txaddr_info(struct rtw89_dev *rtwdev,
1541 void *txaddr_info_addr, u32 total_len,
1542 dma_addr_t dma, u8 *add_info_nr);
1543 u32 rtw89_pci_fill_txaddr_info_v1(struct rtw89_dev *rtwdev,
1544 void *txaddr_info_addr, u32 total_len,
1545 dma_addr_t dma, u8 *add_info_nr);
1546 void rtw89_pci_ctrl_dma_all(struct rtw89_dev *rtwdev, bool enable);
1547 void rtw89_pci_config_intr_mask(struct rtw89_dev *rtwdev);
1548 void rtw89_pci_config_intr_mask_v1(struct rtw89_dev *rtwdev);
1549 void rtw89_pci_config_intr_mask_v2(struct rtw89_dev *rtwdev);
1550 void rtw89_pci_enable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
1551 void rtw89_pci_disable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
1552 void rtw89_pci_enable_intr_v1(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
1553 void rtw89_pci_disable_intr_v1(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
1554 void rtw89_pci_enable_intr_v2(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
1555 void rtw89_pci_disable_intr_v2(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
1556 void rtw89_pci_recognize_intrs(struct rtw89_dev *rtwdev,
1557 struct rtw89_pci *rtwpci,
1558 struct rtw89_pci_isrs *isrs);
1559 void rtw89_pci_recognize_intrs_v1(struct rtw89_dev *rtwdev,
1560 struct rtw89_pci *rtwpci,
1561 struct rtw89_pci_isrs *isrs);
1562 void rtw89_pci_recognize_intrs_v2(struct rtw89_dev *rtwdev,
1563 struct rtw89_pci *rtwpci,
1564 struct rtw89_pci_isrs *isrs);
1565
1566 static inline
rtw89_chip_fill_txaddr_info(struct rtw89_dev * rtwdev,void * txaddr_info_addr,u32 total_len,dma_addr_t dma,u8 * add_info_nr)1567 u32 rtw89_chip_fill_txaddr_info(struct rtw89_dev *rtwdev,
1568 void *txaddr_info_addr, u32 total_len,
1569 dma_addr_t dma, u8 *add_info_nr)
1570 {
1571 const struct rtw89_pci_info *info = rtwdev->pci_info;
1572
1573 return info->fill_txaddr_info(rtwdev, txaddr_info_addr, total_len,
1574 dma, add_info_nr);
1575 }
1576
rtw89_chip_config_intr_mask(struct rtw89_dev * rtwdev,enum rtw89_pci_intr_mask_cfg cfg)1577 static inline void rtw89_chip_config_intr_mask(struct rtw89_dev *rtwdev,
1578 enum rtw89_pci_intr_mask_cfg cfg)
1579 {
1580 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
1581 const struct rtw89_pci_info *info = rtwdev->pci_info;
1582
1583 switch (cfg) {
1584 default:
1585 case RTW89_PCI_INTR_MASK_RESET:
1586 rtwpci->low_power = false;
1587 rtwpci->under_recovery = false;
1588 break;
1589 case RTW89_PCI_INTR_MASK_NORMAL:
1590 rtwpci->low_power = false;
1591 break;
1592 case RTW89_PCI_INTR_MASK_LOW_POWER:
1593 rtwpci->low_power = true;
1594 break;
1595 case RTW89_PCI_INTR_MASK_RECOVERY_START:
1596 rtwpci->under_recovery = true;
1597 break;
1598 case RTW89_PCI_INTR_MASK_RECOVERY_COMPLETE:
1599 rtwpci->under_recovery = false;
1600 break;
1601 }
1602
1603 rtw89_debug(rtwdev, RTW89_DBG_HCI,
1604 "Configure PCI interrupt mask mode low_power=%d under_recovery=%d\n",
1605 rtwpci->low_power, rtwpci->under_recovery);
1606
1607 info->config_intr_mask(rtwdev);
1608 }
1609
1610 static inline
rtw89_chip_enable_intr(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)1611 void rtw89_chip_enable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
1612 {
1613 const struct rtw89_pci_info *info = rtwdev->pci_info;
1614
1615 info->enable_intr(rtwdev, rtwpci);
1616 }
1617
1618 static inline
rtw89_chip_disable_intr(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci)1619 void rtw89_chip_disable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
1620 {
1621 const struct rtw89_pci_info *info = rtwdev->pci_info;
1622
1623 info->disable_intr(rtwdev, rtwpci);
1624 }
1625
1626 static inline
rtw89_chip_recognize_intrs(struct rtw89_dev * rtwdev,struct rtw89_pci * rtwpci,struct rtw89_pci_isrs * isrs)1627 void rtw89_chip_recognize_intrs(struct rtw89_dev *rtwdev,
1628 struct rtw89_pci *rtwpci,
1629 struct rtw89_pci_isrs *isrs)
1630 {
1631 const struct rtw89_pci_info *info = rtwdev->pci_info;
1632
1633 info->recognize_intrs(rtwdev, rtwpci, isrs);
1634 }
1635
rtw89_pci_ops_mac_pre_init(struct rtw89_dev * rtwdev)1636 static inline int rtw89_pci_ops_mac_pre_init(struct rtw89_dev *rtwdev)
1637 {
1638 const struct rtw89_pci_info *info = rtwdev->pci_info;
1639 const struct rtw89_pci_gen_def *gen_def = info->gen_def;
1640
1641 return gen_def->mac_pre_init(rtwdev);
1642 }
1643
rtw89_pci_ops_mac_pre_deinit(struct rtw89_dev * rtwdev)1644 static inline int rtw89_pci_ops_mac_pre_deinit(struct rtw89_dev *rtwdev)
1645 {
1646 const struct rtw89_pci_info *info = rtwdev->pci_info;
1647 const struct rtw89_pci_gen_def *gen_def = info->gen_def;
1648
1649 if (!gen_def->mac_pre_deinit)
1650 return 0;
1651
1652 return gen_def->mac_pre_deinit(rtwdev);
1653 }
1654
rtw89_pci_ops_mac_post_init(struct rtw89_dev * rtwdev)1655 static inline int rtw89_pci_ops_mac_post_init(struct rtw89_dev *rtwdev)
1656 {
1657 const struct rtw89_pci_info *info = rtwdev->pci_info;
1658 const struct rtw89_pci_gen_def *gen_def = info->gen_def;
1659
1660 return gen_def->mac_post_init(rtwdev);
1661 }
1662
rtw89_pci_clr_idx_all(struct rtw89_dev * rtwdev)1663 static inline void rtw89_pci_clr_idx_all(struct rtw89_dev *rtwdev)
1664 {
1665 const struct rtw89_pci_info *info = rtwdev->pci_info;
1666 const struct rtw89_pci_gen_def *gen_def = info->gen_def;
1667
1668 gen_def->clr_idx_all(rtwdev);
1669 }
1670
rtw89_pci_reset_bdram(struct rtw89_dev * rtwdev)1671 static inline int rtw89_pci_reset_bdram(struct rtw89_dev *rtwdev)
1672 {
1673 const struct rtw89_pci_info *info = rtwdev->pci_info;
1674 const struct rtw89_pci_gen_def *gen_def = info->gen_def;
1675
1676 return gen_def->rst_bdram(rtwdev);
1677 }
1678
1679 #endif
1680