1 /*
2 * Copyright 2019 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26
27 #include "dm_services.h"
28 #include "dc.h"
29
30 #include "dcn31/dcn31_init.h"
31
32 #include "resource.h"
33 #include "include/irq_service_interface.h"
34 #include "dcn31_resource.h"
35
36 #include "dcn20/dcn20_resource.h"
37 #include "dcn30/dcn30_resource.h"
38
39 #include "dml/dcn30/dcn30_fpu.h"
40
41 #include "dcn10/dcn10_ipp.h"
42 #include "dcn30/dcn30_hubbub.h"
43 #include "dcn31/dcn31_hubbub.h"
44 #include "dcn30/dcn30_mpc.h"
45 #include "dcn31/dcn31_hubp.h"
46 #include "irq/dcn31/irq_service_dcn31.h"
47 #include "dcn30/dcn30_dpp.h"
48 #include "dcn31/dcn31_optc.h"
49 #include "dcn20/dcn20_hwseq.h"
50 #include "dcn30/dcn30_hwseq.h"
51 #include "dce110/dce110_hwseq.h"
52 #include "dcn30/dcn30_opp.h"
53 #include "dcn20/dcn20_dsc.h"
54 #include "dcn30/dcn30_vpg.h"
55 #include "dcn30/dcn30_afmt.h"
56 #include "dcn30/dcn30_dio_stream_encoder.h"
57 #include "dcn31/dcn31_hpo_dp_stream_encoder.h"
58 #include "dcn31/dcn31_hpo_dp_link_encoder.h"
59 #include "dcn31/dcn31_apg.h"
60 #include "dcn31/dcn31_dio_link_encoder.h"
61 #include "dcn31/dcn31_vpg.h"
62 #include "dcn31/dcn31_afmt.h"
63 #include "dce/dce_clock_source.h"
64 #include "dce/dce_audio.h"
65 #include "dce/dce_hwseq.h"
66 #include "clk_mgr.h"
67 #include "dio/dcn10/dcn10_dio.h"
68 #include "dio/virtual/virtual_stream_encoder.h"
69 #include "dce110/dce110_resource.h"
70 #include "dml/display_mode_vba.h"
71 #include "dml/dcn31/dcn31_fpu.h"
72 #include "dcn31/dcn31_dccg.h"
73 #include "dcn10/dcn10_resource.h"
74 #include "dcn31/dcn31_panel_cntl.h"
75
76 #include "dcn30/dcn30_dwb.h"
77 #include "dcn30/dcn30_mmhubbub.h"
78
79 #include "yellow_carp_offset.h"
80 #include "dcn/dcn_3_1_2_offset.h"
81 #include "dcn/dcn_3_1_2_sh_mask.h"
82 #include "nbio/nbio_7_2_0_offset.h"
83 #include "dpcs/dpcs_4_2_0_offset.h"
84 #include "dpcs/dpcs_4_2_0_sh_mask.h"
85 #include "mmhub/mmhub_2_3_0_offset.h"
86 #include "mmhub/mmhub_2_3_0_sh_mask.h"
87
88
89 #define regDCHUBBUB_DEBUG_CTRL_0 0x04d6
90 #define regDCHUBBUB_DEBUG_CTRL_0_BASE_IDX 2
91 #define DCHUBBUB_DEBUG_CTRL_0__DET_DEPTH__SHIFT 0x10
92 #define DCHUBBUB_DEBUG_CTRL_0__DET_DEPTH_MASK 0x01FF0000L
93
94 #include "reg_helper.h"
95 #include "dce/dmub_abm.h"
96 #include "dce/dmub_psr.h"
97 #include "dce/dce_aux.h"
98 #include "dce/dce_i2c.h"
99 #include "dce/dmub_replay.h"
100
101 #include "dml/dcn30/display_mode_vba_30.h"
102 #include "vm_helper.h"
103 #include "dcn20/dcn20_vmid.h"
104
105 #include "link_enc_cfg.h"
106
107 #define DC_LOGGER \
108 dc->ctx->logger
109 #define DC_LOGGER_INIT(logger)
110
111 enum dcn31_clk_src_array_id {
112 DCN31_CLK_SRC_PLL0,
113 DCN31_CLK_SRC_PLL1,
114 DCN31_CLK_SRC_PLL2,
115 DCN31_CLK_SRC_PLL3,
116 DCN31_CLK_SRC_PLL4,
117 DCN30_CLK_SRC_TOTAL
118 };
119
120 /* begin *********************
121 * macros to expend register list macro defined in HW object header file
122 */
123
124 /* DCN */
125 #define BASE_INNER(seg) DCN_BASE__INST0_SEG ## seg
126
127 #define BASE(seg) BASE_INNER(seg)
128
129 #define SR(reg_name)\
130 .reg_name = BASE(reg ## reg_name ## _BASE_IDX) + \
131 reg ## reg_name
132
133 #define SRI(reg_name, block, id)\
134 .reg_name = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
135 reg ## block ## id ## _ ## reg_name
136
137 #define SRI2(reg_name, block, id)\
138 .reg_name = BASE(reg ## reg_name ## _BASE_IDX) + \
139 reg ## reg_name
140
141 #define SRIR(var_name, reg_name, block, id)\
142 .var_name = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
143 reg ## block ## id ## _ ## reg_name
144
145 #define SRII(reg_name, block, id)\
146 .reg_name[id] = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
147 reg ## block ## id ## _ ## reg_name
148
149 #define SRII_MPC_RMU(reg_name, block, id)\
150 .RMU##_##reg_name[id] = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
151 reg ## block ## id ## _ ## reg_name
152
153 #define SRII_DWB(reg_name, temp_name, block, id)\
154 .reg_name[id] = BASE(reg ## block ## id ## _ ## temp_name ## _BASE_IDX) + \
155 reg ## block ## id ## _ ## temp_name
156
157 #define SF_DWB2(reg_name, block, id, field_name, post_fix) \
158 .field_name = reg_name ## __ ## field_name ## post_fix
159
160 #define DCCG_SRII(reg_name, block, id)\
161 .block ## _ ## reg_name[id] = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
162 reg ## block ## id ## _ ## reg_name
163
164 #define VUPDATE_SRII(reg_name, block, id)\
165 .reg_name[id] = BASE(reg ## reg_name ## _ ## block ## id ## _BASE_IDX) + \
166 reg ## reg_name ## _ ## block ## id
167
168 /* NBIO */
169 #define NBIO_BASE_INNER(seg) \
170 NBIO_BASE__INST0_SEG ## seg
171
172 #define NBIO_BASE(seg) \
173 NBIO_BASE_INNER(seg)
174
175 #define NBIO_SR(reg_name)\
176 .reg_name = NBIO_BASE(regBIF_BX1_ ## reg_name ## _BASE_IDX) + \
177 regBIF_BX1_ ## reg_name
178
179 /* MMHUB */
180 #define MMHUB_BASE_INNER(seg) \
181 MMHUB_BASE__INST0_SEG ## seg
182
183 #define MMHUB_BASE(seg) \
184 MMHUB_BASE_INNER(seg)
185
186 #define MMHUB_SR(reg_name)\
187 .reg_name = MMHUB_BASE(mm ## reg_name ## _BASE_IDX) + \
188 mm ## reg_name
189
190 /* CLOCK */
191 #define CLK_BASE_INNER(seg) \
192 CLK_BASE__INST0_SEG ## seg
193
194 #define CLK_BASE(seg) \
195 CLK_BASE_INNER(seg)
196
197 #define CLK_SRI(reg_name, block, inst)\
198 .reg_name = CLK_BASE(reg ## block ## _ ## inst ## _ ## reg_name ## _BASE_IDX) + \
199 reg ## block ## _ ## inst ## _ ## reg_name
200
201
202 static const struct bios_registers bios_regs = {
203 NBIO_SR(BIOS_SCRATCH_3),
204 NBIO_SR(BIOS_SCRATCH_6)
205 };
206
207 #define clk_src_regs(index, pllid)\
208 [index] = {\
209 CS_COMMON_REG_LIST_DCN3_0(index, pllid),\
210 }
211
212 static const struct dce110_clk_src_regs clk_src_regs[] = {
213 clk_src_regs(0, A),
214 clk_src_regs(1, B),
215 clk_src_regs(2, C),
216 clk_src_regs(3, D),
217 clk_src_regs(4, E)
218 };
219 /*pll_id being rempped in dmub, in driver it is logical instance*/
220 static const struct dce110_clk_src_regs clk_src_regs_b0[] = {
221 clk_src_regs(0, A),
222 clk_src_regs(1, B),
223 clk_src_regs(2, F),
224 clk_src_regs(3, G),
225 clk_src_regs(4, E)
226 };
227
228 static const struct dce110_clk_src_shift cs_shift = {
229 CS_COMMON_MASK_SH_LIST_DCN2_0(__SHIFT)
230 };
231
232 static const struct dce110_clk_src_mask cs_mask = {
233 CS_COMMON_MASK_SH_LIST_DCN2_0(_MASK)
234 };
235
236 #define abm_regs(id)\
237 [id] = {\
238 ABM_DCN302_REG_LIST(id)\
239 }
240
241 static const struct dce_abm_registers abm_regs[] = {
242 abm_regs(0),
243 abm_regs(1),
244 abm_regs(2),
245 abm_regs(3),
246 };
247
248 static const struct dce_abm_shift abm_shift = {
249 ABM_MASK_SH_LIST_DCN30(__SHIFT)
250 };
251
252 static const struct dce_abm_mask abm_mask = {
253 ABM_MASK_SH_LIST_DCN30(_MASK)
254 };
255
256 #define audio_regs(id)\
257 [id] = {\
258 AUD_COMMON_REG_LIST(id)\
259 }
260
261 static const struct dce_audio_registers audio_regs[] = {
262 audio_regs(0),
263 audio_regs(1),
264 audio_regs(2),
265 audio_regs(3),
266 audio_regs(4),
267 audio_regs(5),
268 audio_regs(6)
269 };
270
271 #define DCE120_AUD_COMMON_MASK_SH_LIST(mask_sh)\
272 SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_INDEX, AZALIA_ENDPOINT_REG_INDEX, mask_sh),\
273 SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_DATA, AZALIA_ENDPOINT_REG_DATA, mask_sh),\
274 AUD_COMMON_MASK_SH_LIST_BASE(mask_sh)
275
276 static const struct dce_audio_shift audio_shift = {
277 DCE120_AUD_COMMON_MASK_SH_LIST(__SHIFT)
278 };
279
280 static const struct dce_audio_mask audio_mask = {
281 DCE120_AUD_COMMON_MASK_SH_LIST(_MASK)
282 };
283
284 #define vpg_regs(id)\
285 [id] = {\
286 VPG_DCN31_REG_LIST(id)\
287 }
288
289 static const struct dcn31_vpg_registers vpg_regs[] = {
290 vpg_regs(0),
291 vpg_regs(1),
292 vpg_regs(2),
293 vpg_regs(3),
294 vpg_regs(4),
295 vpg_regs(5),
296 vpg_regs(6),
297 vpg_regs(7),
298 vpg_regs(8),
299 vpg_regs(9),
300 };
301
302 static const struct dcn31_vpg_shift vpg_shift = {
303 DCN31_VPG_MASK_SH_LIST(__SHIFT)
304 };
305
306 static const struct dcn31_vpg_mask vpg_mask = {
307 DCN31_VPG_MASK_SH_LIST(_MASK)
308 };
309
310 #define afmt_regs(id)\
311 [id] = {\
312 AFMT_DCN31_REG_LIST(id)\
313 }
314
315 static const struct dcn31_afmt_registers afmt_regs[] = {
316 afmt_regs(0),
317 afmt_regs(1),
318 afmt_regs(2),
319 afmt_regs(3),
320 afmt_regs(4),
321 afmt_regs(5)
322 };
323
324 static const struct dcn31_afmt_shift afmt_shift = {
325 DCN31_AFMT_MASK_SH_LIST(__SHIFT)
326 };
327
328 static const struct dcn31_afmt_mask afmt_mask = {
329 DCN31_AFMT_MASK_SH_LIST(_MASK)
330 };
331
332 #define apg_regs(id)\
333 [id] = {\
334 APG_DCN31_REG_LIST(id)\
335 }
336
337 static const struct dcn31_apg_registers apg_regs[] = {
338 apg_regs(0),
339 apg_regs(1),
340 apg_regs(2),
341 apg_regs(3)
342 };
343
344 static const struct dcn31_apg_shift apg_shift = {
345 DCN31_APG_MASK_SH_LIST(__SHIFT)
346 };
347
348 static const struct dcn31_apg_mask apg_mask = {
349 DCN31_APG_MASK_SH_LIST(_MASK)
350 };
351
352 #define stream_enc_regs(id)\
353 [id] = {\
354 SE_DCN3_REG_LIST(id)\
355 }
356
357 /* Some encoders won't be initialized here - but they're logical, not physical. */
358 static const struct dcn10_stream_enc_registers stream_enc_regs[ENGINE_ID_COUNT] = {
359 stream_enc_regs(0),
360 stream_enc_regs(1),
361 stream_enc_regs(2),
362 stream_enc_regs(3),
363 stream_enc_regs(4)
364 };
365
366 static const struct dcn10_stream_encoder_shift se_shift = {
367 SE_COMMON_MASK_SH_LIST_DCN30(__SHIFT)
368 };
369
370 static const struct dcn10_stream_encoder_mask se_mask = {
371 SE_COMMON_MASK_SH_LIST_DCN30(_MASK)
372 };
373
374
375 #define aux_regs(id)\
376 [id] = {\
377 DCN2_AUX_REG_LIST(id)\
378 }
379
380 static const struct dcn10_link_enc_aux_registers link_enc_aux_regs[] = {
381 aux_regs(0),
382 aux_regs(1),
383 aux_regs(2),
384 aux_regs(3),
385 aux_regs(4)
386 };
387
388 #define hpd_regs(id)\
389 [id] = {\
390 HPD_REG_LIST(id)\
391 }
392
393 static const struct dcn10_link_enc_hpd_registers link_enc_hpd_regs[] = {
394 hpd_regs(0),
395 hpd_regs(1),
396 hpd_regs(2),
397 hpd_regs(3),
398 hpd_regs(4)
399 };
400
401 #define link_regs(id, phyid)\
402 [id] = {\
403 LE_DCN31_REG_LIST(id), \
404 UNIPHY_DCN2_REG_LIST(phyid), \
405 DPCS_DCN31_REG_LIST(id), \
406 }
407
408 static const struct dce110_aux_registers_shift aux_shift = {
409 DCN_AUX_MASK_SH_LIST(__SHIFT)
410 };
411
412 static const struct dce110_aux_registers_mask aux_mask = {
413 DCN_AUX_MASK_SH_LIST(_MASK)
414 };
415
416 static const struct dcn10_link_enc_registers link_enc_regs[] = {
417 link_regs(0, A),
418 link_regs(1, B),
419 link_regs(2, C),
420 link_regs(3, D),
421 link_regs(4, E)
422 };
423
424 static const struct dcn10_link_enc_shift le_shift = {
425 LINK_ENCODER_MASK_SH_LIST_DCN31(__SHIFT), \
426 DPCS_DCN31_MASK_SH_LIST(__SHIFT)
427 };
428
429 static const struct dcn10_link_enc_mask le_mask = {
430 LINK_ENCODER_MASK_SH_LIST_DCN31(_MASK), \
431 DPCS_DCN31_MASK_SH_LIST(_MASK)
432 };
433
434 #define hpo_dp_stream_encoder_reg_list(id)\
435 [id] = {\
436 DCN3_1_HPO_DP_STREAM_ENC_REG_LIST(id)\
437 }
438
439 static const struct dcn31_hpo_dp_stream_encoder_registers hpo_dp_stream_enc_regs[] = {
440 hpo_dp_stream_encoder_reg_list(0),
441 hpo_dp_stream_encoder_reg_list(1),
442 hpo_dp_stream_encoder_reg_list(2),
443 hpo_dp_stream_encoder_reg_list(3),
444 };
445
446 static const struct dcn31_hpo_dp_stream_encoder_shift hpo_dp_se_shift = {
447 DCN3_1_HPO_DP_STREAM_ENC_MASK_SH_LIST(__SHIFT)
448 };
449
450 static const struct dcn31_hpo_dp_stream_encoder_mask hpo_dp_se_mask = {
451 DCN3_1_HPO_DP_STREAM_ENC_MASK_SH_LIST(_MASK)
452 };
453
454 #define hpo_dp_link_encoder_reg_list(id)\
455 [id] = {\
456 DCN3_1_HPO_DP_LINK_ENC_REG_LIST(id),\
457 DCN3_1_RDPCSTX_REG_LIST(0),\
458 DCN3_1_RDPCSTX_REG_LIST(1),\
459 DCN3_1_RDPCSTX_REG_LIST(2),\
460 DCN3_1_RDPCSTX_REG_LIST(3),\
461 DCN3_1_RDPCSTX_REG_LIST(4)\
462 }
463
464 static const struct dcn31_hpo_dp_link_encoder_registers hpo_dp_link_enc_regs[] = {
465 hpo_dp_link_encoder_reg_list(0),
466 hpo_dp_link_encoder_reg_list(1),
467 };
468
469 static const struct dcn31_hpo_dp_link_encoder_shift hpo_dp_le_shift = {
470 DCN3_1_HPO_DP_LINK_ENC_MASK_SH_LIST(__SHIFT)
471 };
472
473 static const struct dcn31_hpo_dp_link_encoder_mask hpo_dp_le_mask = {
474 DCN3_1_HPO_DP_LINK_ENC_MASK_SH_LIST(_MASK)
475 };
476
477 #define dpp_regs(id)\
478 [id] = {\
479 DPP_REG_LIST_DCN30(id),\
480 }
481
482 static const struct dcn3_dpp_registers dpp_regs[] = {
483 dpp_regs(0),
484 dpp_regs(1),
485 dpp_regs(2),
486 dpp_regs(3)
487 };
488
489 static const struct dcn3_dpp_shift tf_shift = {
490 DPP_REG_LIST_SH_MASK_DCN30(__SHIFT)
491 };
492
493 static const struct dcn3_dpp_mask tf_mask = {
494 DPP_REG_LIST_SH_MASK_DCN30(_MASK)
495 };
496
497 #define opp_regs(id)\
498 [id] = {\
499 OPP_REG_LIST_DCN30(id),\
500 }
501
502 static const struct dcn20_opp_registers opp_regs[] = {
503 opp_regs(0),
504 opp_regs(1),
505 opp_regs(2),
506 opp_regs(3)
507 };
508
509 static const struct dcn20_opp_shift opp_shift = {
510 OPP_MASK_SH_LIST_DCN20(__SHIFT)
511 };
512
513 static const struct dcn20_opp_mask opp_mask = {
514 OPP_MASK_SH_LIST_DCN20(_MASK)
515 };
516
517 #define aux_engine_regs(id)\
518 [id] = {\
519 AUX_COMMON_REG_LIST0(id), \
520 .AUXN_IMPCAL = 0, \
521 .AUXP_IMPCAL = 0, \
522 .AUX_RESET_MASK = DP_AUX0_AUX_CONTROL__AUX_RESET_MASK, \
523 }
524
525 static const struct dce110_aux_registers aux_engine_regs[] = {
526 aux_engine_regs(0),
527 aux_engine_regs(1),
528 aux_engine_regs(2),
529 aux_engine_regs(3),
530 aux_engine_regs(4)
531 };
532
533 #define dwbc_regs_dcn3(id)\
534 [id] = {\
535 DWBC_COMMON_REG_LIST_DCN30(id),\
536 }
537
538 static const struct dcn30_dwbc_registers dwbc30_regs[] = {
539 dwbc_regs_dcn3(0),
540 };
541
542 static const struct dcn30_dwbc_shift dwbc30_shift = {
543 DWBC_COMMON_MASK_SH_LIST_DCN30(__SHIFT)
544 };
545
546 static const struct dcn30_dwbc_mask dwbc30_mask = {
547 DWBC_COMMON_MASK_SH_LIST_DCN30(_MASK)
548 };
549
550 #define mcif_wb_regs_dcn3(id)\
551 [id] = {\
552 MCIF_WB_COMMON_REG_LIST_DCN30(id),\
553 }
554
555 static const struct dcn30_mmhubbub_registers mcif_wb30_regs[] = {
556 mcif_wb_regs_dcn3(0)
557 };
558
559 static const struct dcn30_mmhubbub_shift mcif_wb30_shift = {
560 MCIF_WB_COMMON_MASK_SH_LIST_DCN30(__SHIFT)
561 };
562
563 static const struct dcn30_mmhubbub_mask mcif_wb30_mask = {
564 MCIF_WB_COMMON_MASK_SH_LIST_DCN30(_MASK)
565 };
566
567 #define dsc_regsDCN20(id)\
568 [id] = {\
569 DSC_REG_LIST_DCN20(id)\
570 }
571
572 static const struct dcn20_dsc_registers dsc_regs[] = {
573 dsc_regsDCN20(0),
574 dsc_regsDCN20(1),
575 dsc_regsDCN20(2)
576 };
577
578 static const struct dcn20_dsc_shift dsc_shift = {
579 DSC_REG_LIST_SH_MASK_DCN20(__SHIFT)
580 };
581
582 static const struct dcn20_dsc_mask dsc_mask = {
583 DSC_REG_LIST_SH_MASK_DCN20(_MASK)
584 };
585
586 static const struct dcn30_mpc_registers mpc_regs = {
587 MPC_REG_LIST_DCN3_0(0),
588 MPC_REG_LIST_DCN3_0(1),
589 MPC_REG_LIST_DCN3_0(2),
590 MPC_REG_LIST_DCN3_0(3),
591 MPC_OUT_MUX_REG_LIST_DCN3_0(0),
592 MPC_OUT_MUX_REG_LIST_DCN3_0(1),
593 MPC_OUT_MUX_REG_LIST_DCN3_0(2),
594 MPC_OUT_MUX_REG_LIST_DCN3_0(3),
595 MPC_RMU_GLOBAL_REG_LIST_DCN3AG,
596 MPC_RMU_REG_LIST_DCN3AG(0),
597 MPC_RMU_REG_LIST_DCN3AG(1),
598 //MPC_RMU_REG_LIST_DCN3AG(2),
599 MPC_DWB_MUX_REG_LIST_DCN3_0(0),
600 };
601
602 static const struct dcn30_mpc_shift mpc_shift = {
603 MPC_COMMON_MASK_SH_LIST_DCN30(__SHIFT)
604 };
605
606 static const struct dcn30_mpc_mask mpc_mask = {
607 MPC_COMMON_MASK_SH_LIST_DCN30(_MASK)
608 };
609
610 #define optc_regs(id)\
611 [id] = {OPTC_COMMON_REG_LIST_DCN3_1(id)}
612
613 static const struct dcn_optc_registers optc_regs[] = {
614 optc_regs(0),
615 optc_regs(1),
616 optc_regs(2),
617 optc_regs(3)
618 };
619
620 static const struct dcn_optc_shift optc_shift = {
621 OPTC_COMMON_MASK_SH_LIST_DCN3_1(__SHIFT)
622 };
623
624 static const struct dcn_optc_mask optc_mask = {
625 OPTC_COMMON_MASK_SH_LIST_DCN3_1(_MASK)
626 };
627
628 #define hubp_regs(id)\
629 [id] = {\
630 HUBP_REG_LIST_DCN30(id)\
631 }
632
633 static const struct dcn_hubp2_registers hubp_regs[] = {
634 hubp_regs(0),
635 hubp_regs(1),
636 hubp_regs(2),
637 hubp_regs(3)
638 };
639
640
641 static const struct dcn_hubp2_shift hubp_shift = {
642 HUBP_MASK_SH_LIST_DCN31(__SHIFT)
643 };
644
645 static const struct dcn_hubp2_mask hubp_mask = {
646 HUBP_MASK_SH_LIST_DCN31(_MASK)
647 };
648 static const struct dcn_hubbub_registers hubbub_reg = {
649 HUBBUB_REG_LIST_DCN31(0)
650 };
651
652 static const struct dcn_hubbub_shift hubbub_shift = {
653 HUBBUB_MASK_SH_LIST_DCN31(__SHIFT)
654 };
655
656 static const struct dcn_hubbub_mask hubbub_mask = {
657 HUBBUB_MASK_SH_LIST_DCN31(_MASK)
658 };
659
660 static const struct dccg_registers dccg_regs = {
661 DCCG_REG_LIST_DCN31()
662 };
663
664 static const struct dccg_shift dccg_shift = {
665 DCCG_MASK_SH_LIST_DCN31(__SHIFT)
666 };
667
668 static const struct dccg_mask dccg_mask = {
669 DCCG_MASK_SH_LIST_DCN31(_MASK)
670 };
671
672
673 #define SRII2(reg_name_pre, reg_name_post, id)\
674 .reg_name_pre ## _ ## reg_name_post[id] = BASE(reg ## reg_name_pre \
675 ## id ## _ ## reg_name_post ## _BASE_IDX) + \
676 reg ## reg_name_pre ## id ## _ ## reg_name_post
677
678
679 #define HWSEQ_DCN31_REG_LIST()\
680 SR(DCHUBBUB_GLOBAL_TIMER_CNTL), \
681 SR(DCHUBBUB_ARB_HOSTVM_CNTL), \
682 SR(DIO_MEM_PWR_CTRL), \
683 SR(ODM_MEM_PWR_CTRL3), \
684 SR(DMU_MEM_PWR_CNTL), \
685 SR(MMHUBBUB_MEM_PWR_CNTL), \
686 SR(DCCG_GATE_DISABLE_CNTL), \
687 SR(DCCG_GATE_DISABLE_CNTL2), \
688 SR(DCFCLK_CNTL),\
689 SR(DC_MEM_GLOBAL_PWR_REQ_CNTL), \
690 SRII(PIXEL_RATE_CNTL, OTG, 0), \
691 SRII(PIXEL_RATE_CNTL, OTG, 1),\
692 SRII(PIXEL_RATE_CNTL, OTG, 2),\
693 SRII(PIXEL_RATE_CNTL, OTG, 3),\
694 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 0),\
695 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 1),\
696 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 2),\
697 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 3),\
698 SR(MICROSECOND_TIME_BASE_DIV), \
699 SR(MILLISECOND_TIME_BASE_DIV), \
700 SR(DISPCLK_FREQ_CHANGE_CNTL), \
701 SR(RBBMIF_TIMEOUT_DIS), \
702 SR(RBBMIF_TIMEOUT_DIS_2), \
703 SR(DCHUBBUB_CRC_CTRL), \
704 SR(DPP_TOP0_DPP_CRC_CTRL), \
705 SR(DPP_TOP0_DPP_CRC_VAL_B_A), \
706 SR(DPP_TOP0_DPP_CRC_VAL_R_G), \
707 SR(MPC_CRC_CTRL), \
708 SR(MPC_CRC_RESULT_GB), \
709 SR(MPC_CRC_RESULT_C), \
710 SR(MPC_CRC_RESULT_AR), \
711 SR(DOMAIN0_PG_CONFIG), \
712 SR(DOMAIN1_PG_CONFIG), \
713 SR(DOMAIN2_PG_CONFIG), \
714 SR(DOMAIN3_PG_CONFIG), \
715 SR(DOMAIN16_PG_CONFIG), \
716 SR(DOMAIN17_PG_CONFIG), \
717 SR(DOMAIN18_PG_CONFIG), \
718 SR(DOMAIN0_PG_STATUS), \
719 SR(DOMAIN1_PG_STATUS), \
720 SR(DOMAIN2_PG_STATUS), \
721 SR(DOMAIN3_PG_STATUS), \
722 SR(DOMAIN16_PG_STATUS), \
723 SR(DOMAIN17_PG_STATUS), \
724 SR(DOMAIN18_PG_STATUS), \
725 SR(D1VGA_CONTROL), \
726 SR(D2VGA_CONTROL), \
727 SR(D3VGA_CONTROL), \
728 SR(D4VGA_CONTROL), \
729 SR(D5VGA_CONTROL), \
730 SR(D6VGA_CONTROL), \
731 SR(DC_IP_REQUEST_CNTL), \
732 SR(AZALIA_AUDIO_DTO), \
733 SR(AZALIA_CONTROLLER_CLOCK_GATING), \
734 SR(HPO_TOP_HW_CONTROL)
735
736 static const struct dce_hwseq_registers hwseq_reg = {
737 HWSEQ_DCN31_REG_LIST()
738 };
739
740 #define HWSEQ_DCN31_MASK_SH_LIST(mask_sh)\
741 HWSEQ_DCN_MASK_SH_LIST(mask_sh), \
742 HWS_SF(, DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_REFDIV, mask_sh), \
743 HWS_SF(, DCHUBBUB_ARB_HOSTVM_CNTL, DISABLE_HOSTVM_FORCE_ALLOW_PSTATE, mask_sh), \
744 HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
745 HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
746 HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
747 HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
748 HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
749 HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
750 HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
751 HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
752 HWS_SF(, DOMAIN16_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
753 HWS_SF(, DOMAIN16_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
754 HWS_SF(, DOMAIN17_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
755 HWS_SF(, DOMAIN17_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
756 HWS_SF(, DOMAIN18_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
757 HWS_SF(, DOMAIN18_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
758 HWS_SF(, DOMAIN0_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
759 HWS_SF(, DOMAIN1_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
760 HWS_SF(, DOMAIN2_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
761 HWS_SF(, DOMAIN3_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
762 HWS_SF(, DOMAIN16_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
763 HWS_SF(, DOMAIN17_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
764 HWS_SF(, DOMAIN18_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
765 HWS_SF(, DC_IP_REQUEST_CNTL, IP_REQUEST_EN, mask_sh), \
766 HWS_SF(, AZALIA_AUDIO_DTO, AZALIA_AUDIO_DTO_MODULE, mask_sh), \
767 HWS_SF(, HPO_TOP_CLOCK_CONTROL, HPO_HDMISTREAMCLK_G_GATE_DIS, mask_sh), \
768 HWS_SF(, DMU_MEM_PWR_CNTL, DMCU_ERAM_MEM_PWR_FORCE, mask_sh), \
769 HWS_SF(, ODM_MEM_PWR_CTRL3, ODM_MEM_UNASSIGNED_PWR_MODE, mask_sh), \
770 HWS_SF(, ODM_MEM_PWR_CTRL3, ODM_MEM_VBLANK_PWR_MODE, mask_sh), \
771 HWS_SF(, MMHUBBUB_MEM_PWR_CNTL, VGA_MEM_PWR_FORCE, mask_sh), \
772 HWS_SF(, DIO_MEM_PWR_CTRL, I2C_LIGHT_SLEEP_FORCE, mask_sh), \
773 HWS_SF(, HPO_TOP_HW_CONTROL, HPO_IO_EN, mask_sh)
774
775 static const struct dce_hwseq_shift hwseq_shift = {
776 HWSEQ_DCN31_MASK_SH_LIST(__SHIFT)
777 };
778
779 static const struct dce_hwseq_mask hwseq_mask = {
780 HWSEQ_DCN31_MASK_SH_LIST(_MASK)
781 };
782 #define vmid_regs(id)\
783 [id] = {\
784 DCN20_VMID_REG_LIST(id)\
785 }
786
787 static const struct dcn_vmid_registers vmid_regs[] = {
788 vmid_regs(0),
789 vmid_regs(1),
790 vmid_regs(2),
791 vmid_regs(3),
792 vmid_regs(4),
793 vmid_regs(5),
794 vmid_regs(6),
795 vmid_regs(7),
796 vmid_regs(8),
797 vmid_regs(9),
798 vmid_regs(10),
799 vmid_regs(11),
800 vmid_regs(12),
801 vmid_regs(13),
802 vmid_regs(14),
803 vmid_regs(15)
804 };
805
806 static const struct dcn20_vmid_shift vmid_shifts = {
807 DCN20_VMID_MASK_SH_LIST(__SHIFT)
808 };
809
810 static const struct dcn20_vmid_mask vmid_masks = {
811 DCN20_VMID_MASK_SH_LIST(_MASK)
812 };
813
814 static const struct dcn_dio_registers dio_regs = {
815 DIO_REG_LIST_DCN10()
816 };
817
818 #define DIO_MASK_SH_LIST(mask_sh)\
819 HWS_SF(, DIO_MEM_PWR_CTRL, I2C_LIGHT_SLEEP_FORCE, mask_sh)
820
821 static const struct dcn_dio_shift dio_shift = {
822 DIO_MASK_SH_LIST(__SHIFT)
823 };
824
825 static const struct dcn_dio_mask dio_mask = {
826 DIO_MASK_SH_LIST(_MASK)
827 };
828
829 static const struct resource_caps res_cap_dcn31 = {
830 .num_timing_generator = 4,
831 .num_opp = 4,
832 .num_video_plane = 4,
833 .num_audio = 5,
834 .num_stream_encoder = 5,
835 .num_dig_link_enc = 5,
836 .num_hpo_dp_stream_encoder = 4,
837 .num_hpo_dp_link_encoder = 2,
838 .num_pll = 5,
839 .num_dwb = 1,
840 .num_ddc = 5,
841 .num_vmid = 16,
842 .num_mpc_3dlut = 2,
843 .num_dsc = 3,
844 };
845
846 static const struct dc_plane_cap plane_cap = {
847 .type = DC_PLANE_TYPE_DCN_UNIVERSAL,
848 .per_pixel_alpha = true,
849
850 .pixel_format_support = {
851 .argb8888 = true,
852 .nv12 = true,
853 .fp16 = true,
854 .p010 = true,
855 .ayuv = false,
856 },
857
858 .max_upscale_factor = {
859 .argb8888 = 16000,
860 .nv12 = 16000,
861 .fp16 = 16000
862 },
863
864 // 6:1 downscaling ratio: 1000/6 = 166.666
865 .max_downscale_factor = {
866 .argb8888 = 167,
867 .nv12 = 167,
868 .fp16 = 167
869 },
870 64,
871 64
872 };
873
874 static const struct dc_debug_options debug_defaults_drv = {
875 .disable_dmcu = true,
876 .force_abm_enable = false,
877 .clock_trace = true,
878 .disable_pplib_clock_request = false,
879 .pipe_split_policy = MPC_SPLIT_DYNAMIC,
880 .force_single_disp_pipe_split = false,
881 .disable_dcc = DCC_ENABLE,
882 .vsr_support = true,
883 .performance_trace = false,
884 .max_downscale_src_width = 4096,/*upto true 4K*/
885 .disable_pplib_wm_range = false,
886 .scl_reset_length10 = true,
887 .sanity_checks = false,
888 .underflow_assert_delay_us = 0xFFFFFFFF,
889 .dwb_fi_phase = -1, // -1 = disable,
890 .dmub_command_table = true,
891 .pstate_enabled = true,
892 .use_max_lb = true,
893 .enable_mem_low_power = {
894 .bits = {
895 .vga = true,
896 .i2c = true,
897 .dmcu = false, // This is previously known to cause hang on S3 cycles if enabled
898 .dscl = true,
899 .cm = true,
900 .mpc = true,
901 .optc = true,
902 .vpg = true,
903 .afmt = true,
904 }
905 },
906 .disable_z10 = true,
907 .enable_z9_disable_interface = true, /* Allow support for the PMFW interface for disable Z9*/
908 .dml_hostvm_override = DML_HOSTVM_OVERRIDE_FALSE,
909 .using_dml2 = false,
910 };
911
912 static const struct dc_check_config config_defaults = {
913 .enable_legacy_fast_update = true,
914 };
915
916 static const struct dc_panel_config panel_config_defaults = {
917 .psr = {
918 .disable_psr = false,
919 .disallow_psrsu = false,
920 .disallow_replay = false,
921 },
922 .ilr = {
923 .optimize_edp_link_rate = true,
924 },
925 };
926
dcn31_dpp_destroy(struct dpp ** dpp)927 static void dcn31_dpp_destroy(struct dpp **dpp)
928 {
929 kfree(TO_DCN20_DPP(*dpp));
930 *dpp = NULL;
931 }
932
dcn31_dpp_create(struct dc_context * ctx,uint32_t inst)933 static struct dpp *dcn31_dpp_create(
934 struct dc_context *ctx,
935 uint32_t inst)
936 {
937 struct dcn3_dpp *dpp =
938 kzalloc_obj(struct dcn3_dpp);
939
940 if (!dpp)
941 return NULL;
942
943 if (dpp3_construct(dpp, ctx, inst,
944 &dpp_regs[inst], &tf_shift, &tf_mask))
945 return &dpp->base;
946
947 BREAK_TO_DEBUGGER();
948 kfree(dpp);
949 return NULL;
950 }
951
dcn31_opp_create(struct dc_context * ctx,uint32_t inst)952 static struct output_pixel_processor *dcn31_opp_create(
953 struct dc_context *ctx, uint32_t inst)
954 {
955 struct dcn20_opp *opp =
956 kzalloc_obj(struct dcn20_opp);
957
958 if (!opp) {
959 BREAK_TO_DEBUGGER();
960 return NULL;
961 }
962
963 dcn20_opp_construct(opp, ctx, inst,
964 &opp_regs[inst], &opp_shift, &opp_mask);
965 return &opp->base;
966 }
967
dcn31_aux_engine_create(struct dc_context * ctx,uint32_t inst)968 static struct dce_aux *dcn31_aux_engine_create(
969 struct dc_context *ctx,
970 uint32_t inst)
971 {
972 struct aux_engine_dce110 *aux_engine =
973 kzalloc_obj(struct aux_engine_dce110);
974
975 if (!aux_engine)
976 return NULL;
977
978 dce110_aux_engine_construct(aux_engine, ctx, inst,
979 SW_AUX_TIMEOUT_PERIOD_MULTIPLIER * AUX_TIMEOUT_PERIOD,
980 &aux_engine_regs[inst],
981 &aux_mask,
982 &aux_shift,
983 ctx->dc->caps.extended_aux_timeout_support);
984
985 return &aux_engine->base;
986 }
987 #define i2c_inst_regs(id) { I2C_HW_ENGINE_COMMON_REG_LIST_DCN30(id) }
988
989 static const struct dce_i2c_registers i2c_hw_regs[] = {
990 i2c_inst_regs(1),
991 i2c_inst_regs(2),
992 i2c_inst_regs(3),
993 i2c_inst_regs(4),
994 i2c_inst_regs(5),
995 };
996
997 static const struct dce_i2c_shift i2c_shifts = {
998 I2C_COMMON_MASK_SH_LIST_DCN30(__SHIFT)
999 };
1000
1001 static const struct dce_i2c_mask i2c_masks = {
1002 I2C_COMMON_MASK_SH_LIST_DCN30(_MASK)
1003 };
1004
dcn31_i2c_hw_create(struct dc_context * ctx,uint32_t inst)1005 static struct dce_i2c_hw *dcn31_i2c_hw_create(
1006 struct dc_context *ctx,
1007 uint32_t inst)
1008 {
1009 struct dce_i2c_hw *dce_i2c_hw =
1010 kzalloc_obj(struct dce_i2c_hw);
1011
1012 if (!dce_i2c_hw)
1013 return NULL;
1014
1015 dcn2_i2c_hw_construct(dce_i2c_hw, ctx, inst,
1016 &i2c_hw_regs[inst], &i2c_shifts, &i2c_masks);
1017
1018 return dce_i2c_hw;
1019 }
dcn31_mpc_create(struct dc_context * ctx,int num_mpcc,int num_rmu)1020 static struct mpc *dcn31_mpc_create(
1021 struct dc_context *ctx,
1022 int num_mpcc,
1023 int num_rmu)
1024 {
1025 struct dcn30_mpc *mpc30 = kzalloc_obj(struct dcn30_mpc);
1026
1027 if (!mpc30)
1028 return NULL;
1029
1030 dcn30_mpc_construct(mpc30, ctx,
1031 &mpc_regs,
1032 &mpc_shift,
1033 &mpc_mask,
1034 num_mpcc,
1035 num_rmu);
1036
1037 return &mpc30->base;
1038 }
1039
dcn31_dio_create(struct dc_context * ctx)1040 static struct dio *dcn31_dio_create(struct dc_context *ctx)
1041 {
1042 struct dcn10_dio *dio10 = kzalloc_obj(struct dcn10_dio);
1043
1044 if (!dio10)
1045 return NULL;
1046
1047 dcn10_dio_construct(dio10, ctx, &dio_regs, &dio_shift, &dio_mask);
1048
1049 return &dio10->base;
1050 }
1051
dcn31_hubbub_create(struct dc_context * ctx)1052 static struct hubbub *dcn31_hubbub_create(struct dc_context *ctx)
1053 {
1054 int i;
1055
1056 struct dcn20_hubbub *hubbub3 = kzalloc_obj(struct dcn20_hubbub);
1057
1058 if (!hubbub3)
1059 return NULL;
1060
1061 hubbub31_construct(hubbub3, ctx,
1062 &hubbub_reg,
1063 &hubbub_shift,
1064 &hubbub_mask,
1065 dcn3_1_ip.det_buffer_size_kbytes,
1066 dcn3_1_ip.pixel_chunk_size_kbytes,
1067 dcn3_1_ip.config_return_buffer_size_in_kbytes);
1068
1069
1070 for (i = 0; i < res_cap_dcn31.num_vmid; i++) {
1071 struct dcn20_vmid *vmid = &hubbub3->vmid[i];
1072
1073 vmid->ctx = ctx;
1074
1075 vmid->regs = &vmid_regs[i];
1076 vmid->shifts = &vmid_shifts;
1077 vmid->masks = &vmid_masks;
1078 }
1079
1080 return &hubbub3->base;
1081 }
1082
dcn31_timing_generator_create(struct dc_context * ctx,uint32_t instance)1083 static struct timing_generator *dcn31_timing_generator_create(
1084 struct dc_context *ctx,
1085 uint32_t instance)
1086 {
1087 struct optc *tgn10 =
1088 kzalloc_obj(struct optc);
1089
1090 if (!tgn10)
1091 return NULL;
1092
1093 tgn10->base.inst = instance;
1094 tgn10->base.ctx = ctx;
1095
1096 tgn10->tg_regs = &optc_regs[instance];
1097 tgn10->tg_shift = &optc_shift;
1098 tgn10->tg_mask = &optc_mask;
1099
1100 dcn31_timing_generator_init(tgn10);
1101
1102 return &tgn10->base;
1103 }
1104
1105 static const struct encoder_feature_support link_enc_feature = {
1106 .max_hdmi_deep_color = COLOR_DEPTH_121212,
1107 .max_hdmi_pixel_clock = 600000,
1108 .hdmi_ycbcr420_supported = true,
1109 .dp_ycbcr420_supported = true,
1110 .fec_supported = true,
1111 .flags.bits.IS_HBR2_CAPABLE = true,
1112 .flags.bits.IS_HBR3_CAPABLE = true,
1113 .flags.bits.IS_TPS3_CAPABLE = true,
1114 .flags.bits.IS_TPS4_CAPABLE = true
1115 };
1116
dcn31_link_encoder_create(struct dc_context * ctx,const struct encoder_init_data * enc_init_data)1117 static struct link_encoder *dcn31_link_encoder_create(
1118 struct dc_context *ctx,
1119 const struct encoder_init_data *enc_init_data)
1120 {
1121 struct dcn20_link_encoder *enc20 =
1122 kzalloc_obj(struct dcn20_link_encoder);
1123
1124 if (!enc20 || enc_init_data->hpd_source >= ARRAY_SIZE(link_enc_hpd_regs))
1125 return NULL;
1126
1127 dcn31_link_encoder_construct(enc20,
1128 enc_init_data,
1129 &link_enc_feature,
1130 &link_enc_regs[enc_init_data->transmitter],
1131 &link_enc_aux_regs[enc_init_data->channel - 1],
1132 &link_enc_hpd_regs[enc_init_data->hpd_source],
1133 &le_shift,
1134 &le_mask);
1135
1136 return &enc20->enc10.base;
1137 }
1138
1139 /* Create a minimal link encoder object not associated with a particular
1140 * physical connector.
1141 * resource_funcs.link_enc_create_minimal
1142 */
dcn31_link_enc_create_minimal(struct dc_context * ctx,enum engine_id eng_id)1143 static struct link_encoder *dcn31_link_enc_create_minimal(
1144 struct dc_context *ctx, enum engine_id eng_id)
1145 {
1146 struct dcn20_link_encoder *enc20;
1147
1148 if ((eng_id - ENGINE_ID_DIGA) > ctx->dc->res_pool->res_cap->num_dig_link_enc)
1149 return NULL;
1150
1151 enc20 = kzalloc_obj(struct dcn20_link_encoder);
1152 if (!enc20)
1153 return NULL;
1154
1155 dcn31_link_encoder_construct_minimal(
1156 enc20,
1157 ctx,
1158 &link_enc_feature,
1159 &link_enc_regs[eng_id - ENGINE_ID_DIGA],
1160 eng_id);
1161
1162 return &enc20->enc10.base;
1163 }
1164
dcn31_panel_cntl_create(const struct panel_cntl_init_data * init_data)1165 static struct panel_cntl *dcn31_panel_cntl_create(const struct panel_cntl_init_data *init_data)
1166 {
1167 struct dcn31_panel_cntl *panel_cntl =
1168 kzalloc_obj(struct dcn31_panel_cntl);
1169
1170 if (!panel_cntl)
1171 return NULL;
1172
1173 dcn31_panel_cntl_construct(panel_cntl, init_data);
1174
1175 return &panel_cntl->base;
1176 }
1177
read_dce_straps(struct dc_context * ctx,struct resource_straps * straps)1178 static void read_dce_straps(
1179 struct dc_context *ctx,
1180 struct resource_straps *straps)
1181 {
1182 generic_reg_get(ctx, regDC_PINSTRAPS + BASE(regDC_PINSTRAPS_BASE_IDX),
1183 FN(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO), &straps->dc_pinstraps_audio);
1184
1185 }
1186
dcn31_create_audio(struct dc_context * ctx,unsigned int inst)1187 static struct audio *dcn31_create_audio(
1188 struct dc_context *ctx, unsigned int inst)
1189 {
1190 return dce_audio_create(ctx, inst,
1191 &audio_regs[inst], &audio_shift, &audio_mask);
1192 }
1193
dcn31_vpg_create(struct dc_context * ctx,uint32_t inst)1194 static struct vpg *dcn31_vpg_create(
1195 struct dc_context *ctx,
1196 uint32_t inst)
1197 {
1198 struct dcn31_vpg *vpg31 = kzalloc_obj(struct dcn31_vpg);
1199
1200 if (!vpg31)
1201 return NULL;
1202
1203 vpg31_construct(vpg31, ctx, inst,
1204 &vpg_regs[inst],
1205 &vpg_shift,
1206 &vpg_mask);
1207
1208 return &vpg31->base;
1209 }
1210
dcn31_afmt_create(struct dc_context * ctx,uint32_t inst)1211 static struct afmt *dcn31_afmt_create(
1212 struct dc_context *ctx,
1213 uint32_t inst)
1214 {
1215 struct dcn31_afmt *afmt31 = kzalloc_obj(struct dcn31_afmt);
1216
1217 if (!afmt31)
1218 return NULL;
1219
1220 afmt31_construct(afmt31, ctx, inst,
1221 &afmt_regs[inst],
1222 &afmt_shift,
1223 &afmt_mask);
1224
1225 // Light sleep by default, no need to power down here
1226
1227 return &afmt31->base;
1228 }
1229
dcn31_apg_create(struct dc_context * ctx,uint32_t inst)1230 static struct apg *dcn31_apg_create(
1231 struct dc_context *ctx,
1232 uint32_t inst)
1233 {
1234 struct dcn31_apg *apg31 = kzalloc_obj(struct dcn31_apg);
1235
1236 if (!apg31)
1237 return NULL;
1238
1239 apg31_construct(apg31, ctx, inst,
1240 &apg_regs[inst],
1241 &apg_shift,
1242 &apg_mask);
1243
1244 return &apg31->base;
1245 }
1246
dcn31_stream_encoder_create(enum engine_id eng_id,struct dc_context * ctx)1247 static struct stream_encoder *dcn31_stream_encoder_create(
1248 enum engine_id eng_id,
1249 struct dc_context *ctx)
1250 {
1251 struct dcn10_stream_encoder *enc1;
1252 struct vpg *vpg;
1253 struct afmt *afmt;
1254 int vpg_inst;
1255 int afmt_inst;
1256
1257 /* Mapping of VPG, AFMT, DME register blocks to DIO block instance */
1258 if (eng_id <= ENGINE_ID_DIGF) {
1259 vpg_inst = eng_id;
1260 afmt_inst = eng_id;
1261 } else
1262 return NULL;
1263
1264 enc1 = kzalloc_obj(struct dcn10_stream_encoder);
1265 vpg = dcn31_vpg_create(ctx, vpg_inst);
1266 afmt = dcn31_afmt_create(ctx, afmt_inst);
1267
1268 if (!enc1 || !vpg || !afmt) {
1269 kfree(enc1);
1270 kfree(vpg);
1271 kfree(afmt);
1272 return NULL;
1273 }
1274
1275 dcn30_dio_stream_encoder_construct(enc1, ctx, ctx->dc_bios,
1276 eng_id, vpg, afmt,
1277 &stream_enc_regs[eng_id],
1278 &se_shift, &se_mask);
1279
1280 return &enc1->base;
1281 }
1282
dcn31_hpo_dp_stream_encoder_create(enum engine_id eng_id,struct dc_context * ctx)1283 static struct hpo_dp_stream_encoder *dcn31_hpo_dp_stream_encoder_create(
1284 enum engine_id eng_id,
1285 struct dc_context *ctx)
1286 {
1287 struct dcn31_hpo_dp_stream_encoder *hpo_dp_enc31;
1288 struct vpg *vpg;
1289 struct apg *apg;
1290 uint32_t hpo_dp_inst;
1291 uint32_t vpg_inst;
1292 uint32_t apg_inst;
1293
1294 ASSERT((eng_id >= ENGINE_ID_HPO_DP_0) && (eng_id <= ENGINE_ID_HPO_DP_3));
1295 hpo_dp_inst = eng_id - ENGINE_ID_HPO_DP_0;
1296
1297 /* Mapping of VPG register blocks to HPO DP block instance:
1298 * VPG[6] -> HPO_DP[0]
1299 * VPG[7] -> HPO_DP[1]
1300 * VPG[8] -> HPO_DP[2]
1301 * VPG[9] -> HPO_DP[3]
1302 */
1303 vpg_inst = hpo_dp_inst + 6;
1304
1305 /* Mapping of APG register blocks to HPO DP block instance:
1306 * APG[0] -> HPO_DP[0]
1307 * APG[1] -> HPO_DP[1]
1308 * APG[2] -> HPO_DP[2]
1309 * APG[3] -> HPO_DP[3]
1310 */
1311 apg_inst = hpo_dp_inst;
1312
1313 /* allocate HPO stream encoder and create VPG sub-block */
1314 hpo_dp_enc31 = kzalloc_obj(struct dcn31_hpo_dp_stream_encoder);
1315 vpg = dcn31_vpg_create(ctx, vpg_inst);
1316 apg = dcn31_apg_create(ctx, apg_inst);
1317
1318 if (!hpo_dp_enc31 || !vpg || !apg) {
1319 kfree(hpo_dp_enc31);
1320 kfree(vpg);
1321 kfree(apg);
1322 return NULL;
1323 }
1324
1325 dcn31_hpo_dp_stream_encoder_construct(hpo_dp_enc31, ctx, ctx->dc_bios,
1326 hpo_dp_inst, eng_id, vpg, apg,
1327 &hpo_dp_stream_enc_regs[hpo_dp_inst],
1328 &hpo_dp_se_shift, &hpo_dp_se_mask);
1329
1330 return &hpo_dp_enc31->base;
1331 }
1332
dcn31_hpo_dp_link_encoder_create(uint8_t inst,struct dc_context * ctx)1333 static struct hpo_dp_link_encoder *dcn31_hpo_dp_link_encoder_create(
1334 uint8_t inst,
1335 struct dc_context *ctx)
1336 {
1337 struct dcn31_hpo_dp_link_encoder *hpo_dp_enc31;
1338
1339 /* allocate HPO link encoder */
1340 hpo_dp_enc31 = kzalloc_obj(struct dcn31_hpo_dp_link_encoder);
1341 if (!hpo_dp_enc31)
1342 return NULL; /* out of memory */
1343
1344 hpo_dp_link_encoder31_construct(hpo_dp_enc31, ctx, inst,
1345 &hpo_dp_link_enc_regs[inst],
1346 &hpo_dp_le_shift, &hpo_dp_le_mask);
1347
1348 return &hpo_dp_enc31->base;
1349 }
1350
dcn31_hwseq_create(struct dc_context * ctx)1351 static struct dce_hwseq *dcn31_hwseq_create(
1352 struct dc_context *ctx)
1353 {
1354 struct dce_hwseq *hws = kzalloc_obj(struct dce_hwseq);
1355
1356 if (hws) {
1357 hws->ctx = ctx;
1358 hws->regs = &hwseq_reg;
1359 hws->shifts = &hwseq_shift;
1360 hws->masks = &hwseq_mask;
1361 }
1362 return hws;
1363 }
1364 static const struct resource_create_funcs res_create_funcs = {
1365 .read_dce_straps = read_dce_straps,
1366 .create_audio = dcn31_create_audio,
1367 .create_stream_encoder = dcn31_stream_encoder_create,
1368 .create_hpo_dp_stream_encoder = dcn31_hpo_dp_stream_encoder_create,
1369 .create_hpo_dp_link_encoder = dcn31_hpo_dp_link_encoder_create,
1370 .create_hwseq = dcn31_hwseq_create,
1371 };
1372
dcn31_resource_destruct(struct dcn31_resource_pool * pool)1373 static void dcn31_resource_destruct(struct dcn31_resource_pool *pool)
1374 {
1375 unsigned int i;
1376
1377 for (i = 0; i < pool->base.stream_enc_count; i++) {
1378 if (pool->base.stream_enc[i] != NULL) {
1379 if (pool->base.stream_enc[i]->vpg != NULL) {
1380 kfree(DCN30_VPG_FROM_VPG(pool->base.stream_enc[i]->vpg));
1381 pool->base.stream_enc[i]->vpg = NULL;
1382 }
1383 if (pool->base.stream_enc[i]->afmt != NULL) {
1384 kfree(DCN30_AFMT_FROM_AFMT(pool->base.stream_enc[i]->afmt));
1385 pool->base.stream_enc[i]->afmt = NULL;
1386 }
1387 kfree(DCN10STRENC_FROM_STRENC(pool->base.stream_enc[i]));
1388 pool->base.stream_enc[i] = NULL;
1389 }
1390 }
1391
1392 for (i = 0; i < pool->base.hpo_dp_stream_enc_count; i++) {
1393 if (pool->base.hpo_dp_stream_enc[i] != NULL) {
1394 if (pool->base.hpo_dp_stream_enc[i]->vpg != NULL) {
1395 kfree(DCN30_VPG_FROM_VPG(pool->base.hpo_dp_stream_enc[i]->vpg));
1396 pool->base.hpo_dp_stream_enc[i]->vpg = NULL;
1397 }
1398 if (pool->base.hpo_dp_stream_enc[i]->apg != NULL) {
1399 kfree(DCN31_APG_FROM_APG(pool->base.hpo_dp_stream_enc[i]->apg));
1400 pool->base.hpo_dp_stream_enc[i]->apg = NULL;
1401 }
1402 kfree(DCN3_1_HPO_DP_STREAM_ENC_FROM_HPO_STREAM_ENC(pool->base.hpo_dp_stream_enc[i]));
1403 pool->base.hpo_dp_stream_enc[i] = NULL;
1404 }
1405 }
1406
1407 for (i = 0; i < pool->base.hpo_dp_link_enc_count; i++) {
1408 if (pool->base.hpo_dp_link_enc[i] != NULL) {
1409 kfree(DCN3_1_HPO_DP_LINK_ENC_FROM_HPO_LINK_ENC(pool->base.hpo_dp_link_enc[i]));
1410 pool->base.hpo_dp_link_enc[i] = NULL;
1411 }
1412 }
1413
1414 for (i = 0; i < pool->base.res_cap->num_dsc; i++) {
1415 if (pool->base.dscs[i] != NULL)
1416 dcn20_dsc_destroy(&pool->base.dscs[i]);
1417 }
1418
1419 if (pool->base.mpc != NULL) {
1420 kfree(TO_DCN20_MPC(pool->base.mpc));
1421 pool->base.mpc = NULL;
1422 }
1423 if (pool->base.hubbub != NULL) {
1424 kfree(pool->base.hubbub);
1425 pool->base.hubbub = NULL;
1426 }
1427 if (pool->base.dio != NULL) {
1428 kfree(TO_DCN10_DIO(pool->base.dio));
1429 pool->base.dio = NULL;
1430 }
1431 for (i = 0; i < pool->base.pipe_count; i++) {
1432 if (pool->base.dpps[i] != NULL)
1433 dcn31_dpp_destroy(&pool->base.dpps[i]);
1434
1435 if (pool->base.ipps[i] != NULL)
1436 pool->base.ipps[i]->funcs->ipp_destroy(&pool->base.ipps[i]);
1437
1438 if (pool->base.hubps[i] != NULL) {
1439 kfree(TO_DCN20_HUBP(pool->base.hubps[i]));
1440 pool->base.hubps[i] = NULL;
1441 }
1442
1443 if (pool->base.irqs != NULL) {
1444 dal_irq_service_destroy(&pool->base.irqs);
1445 }
1446 }
1447
1448 for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
1449 if (pool->base.engines[i] != NULL)
1450 dce110_engine_destroy(&pool->base.engines[i]);
1451 if (pool->base.hw_i2cs[i] != NULL) {
1452 kfree(pool->base.hw_i2cs[i]);
1453 pool->base.hw_i2cs[i] = NULL;
1454 }
1455 if (pool->base.sw_i2cs[i] != NULL) {
1456 kfree(pool->base.sw_i2cs[i]);
1457 pool->base.sw_i2cs[i] = NULL;
1458 }
1459 }
1460
1461 for (i = 0; i < pool->base.res_cap->num_opp; i++) {
1462 if (pool->base.opps[i] != NULL)
1463 pool->base.opps[i]->funcs->opp_destroy(&pool->base.opps[i]);
1464 }
1465
1466 for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) {
1467 if (pool->base.timing_generators[i] != NULL) {
1468 kfree(DCN10TG_FROM_TG(pool->base.timing_generators[i]));
1469 pool->base.timing_generators[i] = NULL;
1470 }
1471 }
1472
1473 for (i = 0; i < pool->base.res_cap->num_dwb; i++) {
1474 if (pool->base.dwbc[i] != NULL) {
1475 kfree(TO_DCN30_DWBC(pool->base.dwbc[i]));
1476 pool->base.dwbc[i] = NULL;
1477 }
1478 if (pool->base.mcif_wb[i] != NULL) {
1479 kfree(TO_DCN30_MMHUBBUB(pool->base.mcif_wb[i]));
1480 pool->base.mcif_wb[i] = NULL;
1481 }
1482 }
1483
1484 for (i = 0; i < pool->base.audio_count; i++) {
1485 if (pool->base.audios[i])
1486 dce_aud_destroy(&pool->base.audios[i]);
1487 }
1488
1489 for (i = 0; i < pool->base.clk_src_count; i++) {
1490 if (pool->base.clock_sources[i] != NULL) {
1491 dcn20_clock_source_destroy(&pool->base.clock_sources[i]);
1492 pool->base.clock_sources[i] = NULL;
1493 }
1494 }
1495
1496 for (i = 0; i < pool->base.res_cap->num_mpc_3dlut; i++) {
1497 if (pool->base.mpc_lut[i] != NULL) {
1498 dc_3dlut_func_release(pool->base.mpc_lut[i]);
1499 pool->base.mpc_lut[i] = NULL;
1500 }
1501 if (pool->base.mpc_shaper[i] != NULL) {
1502 dc_transfer_func_release(pool->base.mpc_shaper[i]);
1503 pool->base.mpc_shaper[i] = NULL;
1504 }
1505 }
1506
1507 if (pool->base.dp_clock_source != NULL) {
1508 dcn20_clock_source_destroy(&pool->base.dp_clock_source);
1509 pool->base.dp_clock_source = NULL;
1510 }
1511
1512 for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) {
1513 if (pool->base.multiple_abms[i] != NULL)
1514 dce_abm_destroy(&pool->base.multiple_abms[i]);
1515 }
1516
1517 if (pool->base.psr != NULL)
1518 dmub_psr_destroy(&pool->base.psr);
1519
1520 if (pool->base.replay != NULL)
1521 dmub_replay_destroy(&pool->base.replay);
1522
1523 if (pool->base.dccg != NULL)
1524 dcn_dccg_destroy(&pool->base.dccg);
1525 }
1526
dcn31_hubp_create(struct dc_context * ctx,uint32_t inst)1527 static struct hubp *dcn31_hubp_create(
1528 struct dc_context *ctx,
1529 uint32_t inst)
1530 {
1531 struct dcn20_hubp *hubp2 =
1532 kzalloc_obj(struct dcn20_hubp);
1533
1534 if (!hubp2)
1535 return NULL;
1536
1537 if (hubp31_construct(hubp2, ctx, inst,
1538 &hubp_regs[inst], &hubp_shift, &hubp_mask))
1539 return &hubp2->base;
1540
1541 BREAK_TO_DEBUGGER();
1542 kfree(hubp2);
1543 return NULL;
1544 }
1545
dcn31_dwbc_create(struct dc_context * ctx,struct resource_pool * pool)1546 static bool dcn31_dwbc_create(struct dc_context *ctx, struct resource_pool *pool)
1547 {
1548 int i;
1549 uint32_t pipe_count = pool->res_cap->num_dwb;
1550
1551 for (i = 0; i < pipe_count; i++) {
1552 struct dcn30_dwbc *dwbc30 = kzalloc_obj(struct dcn30_dwbc);
1553
1554 if (!dwbc30) {
1555 dm_error("DC: failed to create dwbc30!\n");
1556 return false;
1557 }
1558
1559 dcn30_dwbc_construct(dwbc30, ctx,
1560 &dwbc30_regs[i],
1561 &dwbc30_shift,
1562 &dwbc30_mask,
1563 i);
1564
1565 pool->dwbc[i] = &dwbc30->base;
1566 }
1567 return true;
1568 }
1569
dcn31_mmhubbub_create(struct dc_context * ctx,struct resource_pool * pool)1570 static bool dcn31_mmhubbub_create(struct dc_context *ctx, struct resource_pool *pool)
1571 {
1572 int i;
1573 uint32_t pipe_count = pool->res_cap->num_dwb;
1574
1575 for (i = 0; i < pipe_count; i++) {
1576 struct dcn30_mmhubbub *mcif_wb30 = kzalloc_obj(struct dcn30_mmhubbub);
1577
1578 if (!mcif_wb30) {
1579 dm_error("DC: failed to create mcif_wb30!\n");
1580 return false;
1581 }
1582
1583 dcn30_mmhubbub_construct(mcif_wb30, ctx,
1584 &mcif_wb30_regs[i],
1585 &mcif_wb30_shift,
1586 &mcif_wb30_mask,
1587 i);
1588
1589 pool->mcif_wb[i] = &mcif_wb30->base;
1590 }
1591 return true;
1592 }
1593
dcn31_dsc_create(struct dc_context * ctx,uint32_t inst)1594 static struct display_stream_compressor *dcn31_dsc_create(
1595 struct dc_context *ctx, uint32_t inst)
1596 {
1597 struct dcn20_dsc *dsc =
1598 kzalloc_obj(struct dcn20_dsc);
1599
1600 if (!dsc) {
1601 BREAK_TO_DEBUGGER();
1602 return NULL;
1603 }
1604
1605 dsc2_construct(dsc, ctx, inst, &dsc_regs[inst], &dsc_shift, &dsc_mask);
1606 return &dsc->base;
1607 }
1608
dcn31_destroy_resource_pool(struct resource_pool ** pool)1609 static void dcn31_destroy_resource_pool(struct resource_pool **pool)
1610 {
1611 struct dcn31_resource_pool *dcn31_pool = TO_DCN31_RES_POOL(*pool);
1612
1613 dcn31_resource_destruct(dcn31_pool);
1614 kfree(dcn31_pool);
1615 *pool = NULL;
1616 }
1617
dcn31_clock_source_create(struct dc_context * ctx,struct dc_bios * bios,enum clock_source_id id,const struct dce110_clk_src_regs * regs,bool dp_clk_src)1618 static struct clock_source *dcn31_clock_source_create(
1619 struct dc_context *ctx,
1620 struct dc_bios *bios,
1621 enum clock_source_id id,
1622 const struct dce110_clk_src_regs *regs,
1623 bool dp_clk_src)
1624 {
1625 struct dce110_clk_src *clk_src =
1626 kzalloc_obj(struct dce110_clk_src);
1627
1628 if (!clk_src)
1629 return NULL;
1630
1631 if (dcn3_clk_src_construct(clk_src, ctx, bios, id,
1632 regs, &cs_shift, &cs_mask)) {
1633 clk_src->base.dp_clk_src = dp_clk_src;
1634 return &clk_src->base;
1635 }
1636
1637 kfree(clk_src);
1638 BREAK_TO_DEBUGGER();
1639 return NULL;
1640 }
1641
is_dual_plane(enum surface_pixel_format format)1642 static bool is_dual_plane(enum surface_pixel_format format)
1643 {
1644 return format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN || format == SURFACE_PIXEL_FORMAT_GRPH_RGBE_ALPHA;
1645 }
1646
dcn31x_populate_dml_pipes_from_context(struct dc * dc,struct dc_state * context,display_e2e_pipe_params_st * pipes,enum dc_validate_mode validate_mode)1647 int dcn31x_populate_dml_pipes_from_context(struct dc *dc,
1648 struct dc_state *context,
1649 display_e2e_pipe_params_st *pipes,
1650 enum dc_validate_mode validate_mode)
1651 {
1652 uint32_t pipe_cnt;
1653 int i;
1654
1655 dc_assert_fp_enabled();
1656
1657 pipe_cnt = dcn20_populate_dml_pipes_from_context(dc, context, pipes, validate_mode);
1658
1659 for (i = 0; i < pipe_cnt; i++) {
1660 pipes[i].pipe.src.gpuvm = 1;
1661 if (dc->debug.dml_hostvm_override == DML_HOSTVM_NO_OVERRIDE) {
1662 //pipes[pipe_cnt].pipe.src.hostvm = dc->res_pool->hubbub->riommu_active;
1663 pipes[i].pipe.src.hostvm = dc->vm_pa_config.is_hvm_enabled;
1664 } else if (dc->debug.dml_hostvm_override == DML_HOSTVM_OVERRIDE_FALSE)
1665 pipes[i].pipe.src.hostvm = false;
1666 else if (dc->debug.dml_hostvm_override == DML_HOSTVM_OVERRIDE_TRUE)
1667 pipes[i].pipe.src.hostvm = true;
1668 }
1669 return pipe_cnt;
1670 }
1671
dcn31_populate_dml_pipes_from_context(struct dc * dc,struct dc_state * context,display_e2e_pipe_params_st * pipes,enum dc_validate_mode validate_mode)1672 int dcn31_populate_dml_pipes_from_context(
1673 struct dc *dc, struct dc_state *context,
1674 display_e2e_pipe_params_st *pipes,
1675 enum dc_validate_mode validate_mode)
1676 {
1677 int i, pipe_cnt;
1678 struct resource_context *res_ctx = &context->res_ctx;
1679 struct pipe_ctx *pipe = 0;
1680 bool upscaled = false;
1681
1682 DC_FP_START();
1683 dcn31x_populate_dml_pipes_from_context(dc, context, pipes, validate_mode);
1684 DC_FP_END();
1685
1686 for (i = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) {
1687 struct dc_crtc_timing *timing;
1688
1689 if (!res_ctx->pipe_ctx[i].stream)
1690 continue;
1691 pipe = &res_ctx->pipe_ctx[i];
1692 timing = &pipe->stream->timing;
1693 if (pipe->plane_state &&
1694 (pipe->plane_state->src_rect.height < pipe->plane_state->dst_rect.height ||
1695 pipe->plane_state->src_rect.width < pipe->plane_state->dst_rect.width))
1696 upscaled = true;
1697
1698 /*
1699 * Immediate flip can be set dynamically after enabling the plane.
1700 * We need to require support for immediate flip or underflow can be
1701 * intermittently experienced depending on peak b/w requirements.
1702 */
1703 pipes[pipe_cnt].pipe.src.immediate_flip = true;
1704 pipes[pipe_cnt].pipe.src.unbounded_req_mode = false;
1705 pipes[pipe_cnt].pipe.src.gpuvm = true;
1706 pipes[pipe_cnt].pipe.dest.vfront_porch = timing->v_front_porch;
1707 pipes[pipe_cnt].pipe.src.dcc_rate = 3;
1708 pipes[pipe_cnt].dout.dsc_input_bpc = 0;
1709 DC_FP_START();
1710 dcn31_zero_pipe_dcc_fraction(pipes, pipe_cnt);
1711 DC_FP_END();
1712
1713
1714 if (pipes[pipe_cnt].dout.dsc_enable) {
1715 switch (timing->display_color_depth) {
1716 case COLOR_DEPTH_888:
1717 pipes[pipe_cnt].dout.dsc_input_bpc = 8;
1718 break;
1719 case COLOR_DEPTH_101010:
1720 pipes[pipe_cnt].dout.dsc_input_bpc = 10;
1721 break;
1722 case COLOR_DEPTH_121212:
1723 pipes[pipe_cnt].dout.dsc_input_bpc = 12;
1724 break;
1725 default:
1726 ASSERT(0);
1727 break;
1728 }
1729 }
1730
1731 pipe_cnt++;
1732 }
1733 context->bw_ctx.dml.ip.det_buffer_size_kbytes = DCN3_1_DEFAULT_DET_SIZE;
1734 dc->config.enable_4to1MPC = false;
1735 if (pipe_cnt == 1 && pipe->plane_state && !dc->debug.disable_z9_mpc) {
1736 if (is_dual_plane(pipe->plane_state->format)
1737 && pipe->plane_state->src_rect.width <= 1920 && pipe->plane_state->src_rect.height <= 1080) {
1738 dc->config.enable_4to1MPC = true;
1739 } else if (!is_dual_plane(pipe->plane_state->format) && pipe->plane_state->src_rect.width <= 5120) {
1740 /* Limit to 5k max to avoid forced pipe split when there is not enough detile for swath */
1741 context->bw_ctx.dml.ip.det_buffer_size_kbytes = 192;
1742 pipes[0].pipe.src.unbounded_req_mode = true;
1743 }
1744 } else if (context->stream_count >= dc->debug.crb_alloc_policy_min_disp_count
1745 && dc->debug.crb_alloc_policy > DET_SIZE_DEFAULT) {
1746 context->bw_ctx.dml.ip.det_buffer_size_kbytes = dc->debug.crb_alloc_policy * 64;
1747 } else if (context->stream_count >= 3 && upscaled) {
1748 context->bw_ctx.dml.ip.det_buffer_size_kbytes = 192;
1749 }
1750
1751 return pipe_cnt;
1752 }
1753
dcn31_get_det_buffer_size(const struct dc_state * context)1754 unsigned int dcn31_get_det_buffer_size(
1755 const struct dc_state *context)
1756 {
1757 return context->bw_ctx.dml.ip.det_buffer_size_kbytes;
1758 }
1759
dcn31_calculate_wm_and_dlg(struct dc * dc,struct dc_state * context,display_e2e_pipe_params_st * pipes,int pipe_cnt,int vlevel)1760 void dcn31_calculate_wm_and_dlg(
1761 struct dc *dc, struct dc_state *context,
1762 display_e2e_pipe_params_st *pipes,
1763 int pipe_cnt,
1764 int vlevel)
1765 {
1766 DC_FP_START();
1767 dcn31_calculate_wm_and_dlg_fp(dc, context, pipes, pipe_cnt, vlevel);
1768 DC_FP_END();
1769 }
1770
1771 void
dcn31_populate_dml_writeback_from_context(struct dc * dc,struct resource_context * res_ctx,display_e2e_pipe_params_st * pipes)1772 dcn31_populate_dml_writeback_from_context(struct dc *dc,
1773 struct resource_context *res_ctx,
1774 display_e2e_pipe_params_st *pipes)
1775 {
1776 DC_FP_START();
1777 dcn30_populate_dml_writeback_from_context(dc, res_ctx, pipes);
1778 DC_FP_END();
1779 }
1780
1781 void
dcn31_set_mcif_arb_params(struct dc * dc,struct dc_state * context,display_e2e_pipe_params_st * pipes,int pipe_cnt)1782 dcn31_set_mcif_arb_params(struct dc *dc,
1783 struct dc_state *context,
1784 display_e2e_pipe_params_st *pipes,
1785 int pipe_cnt)
1786 {
1787 DC_FP_START();
1788 dcn30_set_mcif_arb_params(dc, context, pipes, pipe_cnt);
1789 DC_FP_END();
1790 }
1791
dcn31_validate_bandwidth(struct dc * dc,struct dc_state * context,enum dc_validate_mode validate_mode)1792 enum dc_status dcn31_validate_bandwidth(struct dc *dc,
1793 struct dc_state *context,
1794 enum dc_validate_mode validate_mode)
1795 {
1796 bool out = false;
1797
1798 BW_VAL_TRACE_SETUP();
1799
1800 int vlevel = 0;
1801 int pipe_cnt = 0;
1802 display_e2e_pipe_params_st *pipes = kzalloc_objs(display_e2e_pipe_params_st,
1803 dc->res_pool->pipe_count);
1804 DC_LOGGER_INIT(dc->ctx->logger);
1805
1806 BW_VAL_TRACE_COUNT();
1807
1808 if (!pipes)
1809 goto validate_fail;
1810
1811 DC_FP_START();
1812 out = dcn30_internal_validate_bw(dc, context, pipes, &pipe_cnt, &vlevel, validate_mode, true);
1813 DC_FP_END();
1814
1815 // Disable DC_VALIDATE_MODE_ONLY and DC_VALIDATE_MODE_AND_STATE_INDEX to set min dcfclk in calculate_wm_and_dlg
1816 if (pipe_cnt == 0)
1817 validate_mode = DC_VALIDATE_MODE_AND_PROGRAMMING;
1818
1819 if (!out)
1820 goto validate_fail;
1821
1822 BW_VAL_TRACE_END_VOLTAGE_LEVEL();
1823
1824 if (validate_mode != DC_VALIDATE_MODE_AND_PROGRAMMING) {
1825 BW_VAL_TRACE_SKIP(fast);
1826 goto validate_out;
1827 }
1828 if (dc->res_pool->funcs->calculate_wm_and_dlg)
1829 dc->res_pool->funcs->calculate_wm_and_dlg(dc, context, pipes, pipe_cnt, vlevel);
1830
1831 BW_VAL_TRACE_END_WATERMARKS();
1832
1833 goto validate_out;
1834
1835 validate_fail:
1836 DC_LOG_WARNING("Mode Validation Warning: %s failed validation.\n",
1837 dml_get_status_message(context->bw_ctx.dml.vba.ValidationStatus[context->bw_ctx.dml.vba.soc.num_states]));
1838
1839 BW_VAL_TRACE_SKIP(fail);
1840 out = false;
1841
1842 validate_out:
1843 kfree(pipes);
1844
1845 BW_VAL_TRACE_FINISH();
1846
1847 return out ? DC_OK : DC_FAIL_BANDWIDTH_VALIDATE;
1848 }
1849
dcn31_get_panel_config_defaults(struct dc_panel_config * panel_config)1850 static void dcn31_get_panel_config_defaults(struct dc_panel_config *panel_config)
1851 {
1852 *panel_config = panel_config_defaults;
1853 }
1854
1855 static struct dc_cap_funcs cap_funcs = {
1856 .get_dcc_compression_cap = dcn20_get_dcc_compression_cap
1857 };
1858
1859 static struct resource_funcs dcn31_res_pool_funcs = {
1860 .destroy = dcn31_destroy_resource_pool,
1861 .link_enc_create = dcn31_link_encoder_create,
1862 .link_enc_create_minimal = dcn31_link_enc_create_minimal,
1863 .link_encs_assign = link_enc_cfg_link_encs_assign,
1864 .link_enc_unassign = link_enc_cfg_link_enc_unassign,
1865 .panel_cntl_create = dcn31_panel_cntl_create,
1866 .validate_bandwidth = dcn31_validate_bandwidth,
1867 .calculate_wm_and_dlg = dcn31_calculate_wm_and_dlg,
1868 .update_soc_for_wm_a = dcn31_update_soc_for_wm_a,
1869 .populate_dml_pipes = dcn31_populate_dml_pipes_from_context,
1870 .acquire_free_pipe_as_secondary_dpp_pipe = dcn20_acquire_free_pipe_for_layer,
1871 .release_pipe = dcn20_release_pipe,
1872 .add_stream_to_ctx = dcn30_add_stream_to_ctx,
1873 .add_dsc_to_stream_resource = dcn20_add_dsc_to_stream_resource,
1874 .remove_stream_from_ctx = dcn20_remove_stream_from_ctx,
1875 .populate_dml_writeback_from_context = dcn31_populate_dml_writeback_from_context,
1876 .set_mcif_arb_params = dcn31_set_mcif_arb_params,
1877 .find_first_free_match_stream_enc_for_link = dcn10_find_first_free_match_stream_enc_for_link,
1878 .acquire_post_bldn_3dlut = dcn30_acquire_post_bldn_3dlut,
1879 .release_post_bldn_3dlut = dcn30_release_post_bldn_3dlut,
1880 .update_bw_bounding_box = dcn31_update_bw_bounding_box,
1881 .patch_unknown_plane_state = dcn20_patch_unknown_plane_state,
1882 .get_panel_config_defaults = dcn31_get_panel_config_defaults,
1883 .get_det_buffer_size = dcn31_get_det_buffer_size,
1884 .get_vstartup_for_pipe = dcn10_get_vstartup_for_pipe,
1885 .update_dc_state_for_encoder_switch = dcn31_update_dc_state_for_encoder_switch,
1886 .build_pipe_pix_clk_params = dcn20_build_pipe_pix_clk_params
1887 };
1888
dcn30_clock_source_create(struct dc_context * ctx,struct dc_bios * bios,enum clock_source_id id,const struct dce110_clk_src_regs * regs,bool dp_clk_src)1889 static struct clock_source *dcn30_clock_source_create(
1890 struct dc_context *ctx,
1891 struct dc_bios *bios,
1892 enum clock_source_id id,
1893 const struct dce110_clk_src_regs *regs,
1894 bool dp_clk_src)
1895 {
1896 struct dce110_clk_src *clk_src =
1897 kzalloc_obj(struct dce110_clk_src);
1898
1899 if (!clk_src)
1900 return NULL;
1901
1902 if (dcn31_clk_src_construct(clk_src, ctx, bios, id,
1903 regs, &cs_shift, &cs_mask)) {
1904 clk_src->base.dp_clk_src = dp_clk_src;
1905 return &clk_src->base;
1906 }
1907
1908 kfree(clk_src);
1909 BREAK_TO_DEBUGGER();
1910 return NULL;
1911 }
1912
dcn31_resource_construct(uint8_t num_virtual_links,struct dc * dc,struct dcn31_resource_pool * pool)1913 static bool dcn31_resource_construct(
1914 uint8_t num_virtual_links,
1915 struct dc *dc,
1916 struct dcn31_resource_pool *pool)
1917 {
1918 int i;
1919 struct dc_context *ctx = dc->ctx;
1920 struct irq_service_init_data init_data;
1921
1922 ctx->dc_bios->regs = &bios_regs;
1923
1924 pool->base.res_cap = &res_cap_dcn31;
1925
1926 pool->base.funcs = &dcn31_res_pool_funcs;
1927
1928 /*************************************************
1929 * Resource + asic cap harcoding *
1930 *************************************************/
1931 pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
1932 pool->base.pipe_count = pool->base.res_cap->num_timing_generator;
1933 pool->base.mpcc_count = pool->base.res_cap->num_timing_generator;
1934 dc->caps.max_downscale_ratio = 600;
1935 dc->caps.i2c_speed_in_khz = 100;
1936 dc->caps.i2c_speed_in_khz_hdcp = 5; /*1.4 w/a applied by default*/
1937 dc->caps.max_cursor_size = 256;
1938 dc->caps.min_horizontal_blanking_period = 80;
1939 dc->caps.dmdata_alloc_size = 2048;
1940
1941 dc->caps.max_slave_planes = 2;
1942 dc->caps.max_slave_yuv_planes = 2;
1943 dc->caps.max_slave_rgb_planes = 2;
1944 dc->caps.post_blend_color_processing = true;
1945 dc->caps.force_dp_tps4_for_cp2520 = true;
1946 if (dc->config.forceHBR2CP2520)
1947 dc->caps.force_dp_tps4_for_cp2520 = false;
1948 dc->caps.dp_hpo = true;
1949 dc->caps.dp_hdmi21_pcon_support = true;
1950 dc->caps.edp_dsc_support = true;
1951 dc->caps.extended_aux_timeout_support = true;
1952 dc->caps.dmcub_support = true;
1953 dc->caps.is_apu = true;
1954 dc->caps.zstate_support = true;
1955
1956 /* Color pipeline capabilities */
1957 dc->caps.color.dpp.dcn_arch = 1;
1958 dc->caps.color.dpp.input_lut_shared = 0;
1959 dc->caps.color.dpp.icsc = 1;
1960 dc->caps.color.dpp.dgam_ram = 0; // must use gamma_corr
1961 dc->caps.color.dpp.dgam_rom_caps.srgb = 1;
1962 dc->caps.color.dpp.dgam_rom_caps.bt2020 = 1;
1963 dc->caps.color.dpp.dgam_rom_caps.gamma2_2 = 1;
1964 dc->caps.color.dpp.dgam_rom_caps.pq = 1;
1965 dc->caps.color.dpp.dgam_rom_caps.hlg = 1;
1966 dc->caps.color.dpp.post_csc = 1;
1967 dc->caps.color.dpp.gamma_corr = 1;
1968 dc->caps.color.dpp.dgam_rom_for_yuv = 0;
1969
1970 dc->caps.color.dpp.hw_3d_lut = 1;
1971 dc->caps.color.dpp.ogam_ram = 1;
1972 // no OGAM ROM on DCN301
1973 dc->caps.color.dpp.ogam_rom_caps.srgb = 0;
1974 dc->caps.color.dpp.ogam_rom_caps.bt2020 = 0;
1975 dc->caps.color.dpp.ogam_rom_caps.gamma2_2 = 0;
1976 dc->caps.color.dpp.ogam_rom_caps.pq = 0;
1977 dc->caps.color.dpp.ogam_rom_caps.hlg = 0;
1978 dc->caps.color.dpp.ocsc = 0;
1979
1980 dc->caps.color.mpc.gamut_remap = 1;
1981 dc->caps.color.mpc.num_3dluts = pool->base.res_cap->num_mpc_3dlut; //2
1982 dc->caps.color.mpc.ogam_ram = 1;
1983 dc->caps.color.mpc.ogam_rom_caps.srgb = 0;
1984 dc->caps.color.mpc.ogam_rom_caps.bt2020 = 0;
1985 dc->caps.color.mpc.ogam_rom_caps.gamma2_2 = 0;
1986 dc->caps.color.mpc.ogam_rom_caps.pq = 0;
1987 dc->caps.color.mpc.ogam_rom_caps.hlg = 0;
1988 dc->caps.color.mpc.ocsc = 1;
1989
1990 dc->caps.num_of_host_routers = 2;
1991 dc->caps.num_of_dpias_per_host_router = 2;
1992
1993 /* Use pipe context based otg sync logic */
1994 dc->config.use_pipe_ctx_sync_logic = true;
1995 dc->config.disable_hbr_audio_dp2 = true;
1996
1997 /* read VBIOS LTTPR caps */
1998 {
1999 if (ctx->dc_bios->funcs->get_lttpr_caps) {
2000 enum bp_result bp_query_result;
2001 uint8_t is_vbios_lttpr_enable = 0;
2002
2003 bp_query_result = ctx->dc_bios->funcs->get_lttpr_caps(ctx->dc_bios, &is_vbios_lttpr_enable);
2004 dc->caps.vbios_lttpr_enable = (bp_query_result == BP_RESULT_OK) && !!is_vbios_lttpr_enable;
2005 }
2006
2007 /* interop bit is implicit */
2008 {
2009 dc->caps.vbios_lttpr_aware = true;
2010 }
2011 }
2012 dc->check_config = config_defaults;
2013
2014 if (dc->ctx->dce_environment == DCE_ENV_PRODUCTION_DRV)
2015 dc->debug = debug_defaults_drv;
2016
2017 // Init the vm_helper
2018 if (dc->vm_helper)
2019 vm_helper_init(dc->vm_helper, 16);
2020
2021 /*************************************************
2022 * Create resources *
2023 *************************************************/
2024
2025 /* Clock Sources for Pixel Clock*/
2026 pool->base.clock_sources[DCN31_CLK_SRC_PLL0] =
2027 dcn30_clock_source_create(ctx, ctx->dc_bios,
2028 CLOCK_SOURCE_COMBO_PHY_PLL0,
2029 &clk_src_regs[0], false);
2030 pool->base.clock_sources[DCN31_CLK_SRC_PLL1] =
2031 dcn30_clock_source_create(ctx, ctx->dc_bios,
2032 CLOCK_SOURCE_COMBO_PHY_PLL1,
2033 &clk_src_regs[1], false);
2034 /*move phypllx_pixclk_resync to dmub next*/
2035 if (dc->ctx->asic_id.hw_internal_rev == YELLOW_CARP_B0) {
2036 pool->base.clock_sources[DCN31_CLK_SRC_PLL2] =
2037 dcn30_clock_source_create(ctx, ctx->dc_bios,
2038 CLOCK_SOURCE_COMBO_PHY_PLL2,
2039 &clk_src_regs_b0[2], false);
2040 pool->base.clock_sources[DCN31_CLK_SRC_PLL3] =
2041 dcn30_clock_source_create(ctx, ctx->dc_bios,
2042 CLOCK_SOURCE_COMBO_PHY_PLL3,
2043 &clk_src_regs_b0[3], false);
2044 } else {
2045 pool->base.clock_sources[DCN31_CLK_SRC_PLL2] =
2046 dcn30_clock_source_create(ctx, ctx->dc_bios,
2047 CLOCK_SOURCE_COMBO_PHY_PLL2,
2048 &clk_src_regs[2], false);
2049 pool->base.clock_sources[DCN31_CLK_SRC_PLL3] =
2050 dcn30_clock_source_create(ctx, ctx->dc_bios,
2051 CLOCK_SOURCE_COMBO_PHY_PLL3,
2052 &clk_src_regs[3], false);
2053 }
2054
2055 pool->base.clock_sources[DCN31_CLK_SRC_PLL4] =
2056 dcn30_clock_source_create(ctx, ctx->dc_bios,
2057 CLOCK_SOURCE_COMBO_PHY_PLL4,
2058 &clk_src_regs[4], false);
2059
2060 pool->base.clk_src_count = DCN30_CLK_SRC_TOTAL;
2061
2062 /* todo: not reuse phy_pll registers */
2063 pool->base.dp_clock_source =
2064 dcn31_clock_source_create(ctx, ctx->dc_bios,
2065 CLOCK_SOURCE_ID_DP_DTO,
2066 &clk_src_regs[0], true);
2067
2068 for (i = 0; i < pool->base.clk_src_count; i++) {
2069 if (pool->base.clock_sources[i] == NULL) {
2070 dm_error("DC: failed to create clock sources!\n");
2071 BREAK_TO_DEBUGGER();
2072 goto create_fail;
2073 }
2074 }
2075
2076 /* TODO: DCCG */
2077 pool->base.dccg = dccg31_create(ctx, &dccg_regs, &dccg_shift, &dccg_mask);
2078 if (pool->base.dccg == NULL) {
2079 dm_error("DC: failed to create dccg!\n");
2080 BREAK_TO_DEBUGGER();
2081 goto create_fail;
2082 }
2083
2084 /* TODO: IRQ */
2085 init_data.ctx = dc->ctx;
2086 pool->base.irqs = dal_irq_service_dcn31_create(&init_data);
2087 if (!pool->base.irqs)
2088 goto create_fail;
2089
2090 /* HUBBUB */
2091 pool->base.hubbub = dcn31_hubbub_create(ctx);
2092 if (pool->base.hubbub == NULL) {
2093 BREAK_TO_DEBUGGER();
2094 dm_error("DC: failed to create hubbub!\n");
2095 goto create_fail;
2096 }
2097
2098 /* DIO */
2099 pool->base.dio = dcn31_dio_create(ctx);
2100 if (pool->base.dio == NULL) {
2101 BREAK_TO_DEBUGGER();
2102 dm_error("DC: failed to create dio!\n");
2103 goto create_fail;
2104 }
2105
2106 /* HUBPs, DPPs, OPPs and TGs */
2107 for (i = 0; i < pool->base.pipe_count; i++) {
2108 pool->base.hubps[i] = dcn31_hubp_create(ctx, i);
2109 if (pool->base.hubps[i] == NULL) {
2110 BREAK_TO_DEBUGGER();
2111 dm_error(
2112 "DC: failed to create hubps!\n");
2113 goto create_fail;
2114 }
2115
2116 pool->base.dpps[i] = dcn31_dpp_create(ctx, i);
2117 if (pool->base.dpps[i] == NULL) {
2118 BREAK_TO_DEBUGGER();
2119 dm_error(
2120 "DC: failed to create dpps!\n");
2121 goto create_fail;
2122 }
2123 }
2124
2125 for (i = 0; i < pool->base.res_cap->num_opp; i++) {
2126 pool->base.opps[i] = dcn31_opp_create(ctx, i);
2127 if (pool->base.opps[i] == NULL) {
2128 BREAK_TO_DEBUGGER();
2129 dm_error(
2130 "DC: failed to create output pixel processor!\n");
2131 goto create_fail;
2132 }
2133 }
2134
2135 for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) {
2136 pool->base.timing_generators[i] = dcn31_timing_generator_create(
2137 ctx, i);
2138 if (pool->base.timing_generators[i] == NULL) {
2139 BREAK_TO_DEBUGGER();
2140 dm_error("DC: failed to create tg!\n");
2141 goto create_fail;
2142 }
2143 }
2144 pool->base.timing_generator_count = i;
2145
2146 /* PSR */
2147 pool->base.psr = dmub_psr_create(ctx);
2148 if (pool->base.psr == NULL) {
2149 dm_error("DC: failed to create psr obj!\n");
2150 BREAK_TO_DEBUGGER();
2151 goto create_fail;
2152 }
2153
2154 /* Replay */
2155 pool->base.replay = dmub_replay_create(ctx);
2156 if (pool->base.replay == NULL) {
2157 dm_error("DC: failed to create replay obj!\n");
2158 BREAK_TO_DEBUGGER();
2159 goto create_fail;
2160 }
2161
2162 /* ABM */
2163 for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) {
2164 pool->base.multiple_abms[i] = dmub_abm_create(ctx,
2165 &abm_regs[i],
2166 &abm_shift,
2167 &abm_mask);
2168 if (pool->base.multiple_abms[i] == NULL) {
2169 dm_error("DC: failed to create abm for pipe %d!\n", i);
2170 BREAK_TO_DEBUGGER();
2171 goto create_fail;
2172 }
2173 }
2174
2175 /* MPC and DSC */
2176 pool->base.mpc = dcn31_mpc_create(ctx, pool->base.mpcc_count, pool->base.res_cap->num_mpc_3dlut);
2177 if (pool->base.mpc == NULL) {
2178 BREAK_TO_DEBUGGER();
2179 dm_error("DC: failed to create mpc!\n");
2180 goto create_fail;
2181 }
2182
2183 for (i = 0; i < pool->base.res_cap->num_dsc; i++) {
2184 pool->base.dscs[i] = dcn31_dsc_create(ctx, i);
2185 if (pool->base.dscs[i] == NULL) {
2186 BREAK_TO_DEBUGGER();
2187 dm_error("DC: failed to create display stream compressor %d!\n", i);
2188 goto create_fail;
2189 }
2190 }
2191
2192 /* DWB and MMHUBBUB */
2193 if (!dcn31_dwbc_create(ctx, &pool->base)) {
2194 BREAK_TO_DEBUGGER();
2195 dm_error("DC: failed to create dwbc!\n");
2196 goto create_fail;
2197 }
2198
2199 if (!dcn31_mmhubbub_create(ctx, &pool->base)) {
2200 BREAK_TO_DEBUGGER();
2201 dm_error("DC: failed to create mcif_wb!\n");
2202 goto create_fail;
2203 }
2204
2205 /* AUX and I2C */
2206 for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
2207 pool->base.engines[i] = dcn31_aux_engine_create(ctx, i);
2208 if (pool->base.engines[i] == NULL) {
2209 BREAK_TO_DEBUGGER();
2210 dm_error(
2211 "DC:failed to create aux engine!!\n");
2212 goto create_fail;
2213 }
2214 pool->base.hw_i2cs[i] = dcn31_i2c_hw_create(ctx, i);
2215 if (pool->base.hw_i2cs[i] == NULL) {
2216 BREAK_TO_DEBUGGER();
2217 dm_error(
2218 "DC:failed to create hw i2c!!\n");
2219 goto create_fail;
2220 }
2221 pool->base.sw_i2cs[i] = NULL;
2222 }
2223
2224 if (dc->ctx->asic_id.chip_family == FAMILY_YELLOW_CARP &&
2225 dc->ctx->asic_id.hw_internal_rev == YELLOW_CARP_B0 &&
2226 !dc->debug.dpia_debug.bits.disable_dpia) {
2227 /* YELLOW CARP B0 has 4 DPIA's */
2228 pool->base.usb4_dpia_count = 4;
2229 }
2230
2231 if (dc->ctx->asic_id.chip_family == AMDGPU_FAMILY_GC_11_0_1)
2232 pool->base.usb4_dpia_count = 4;
2233
2234 /* Audio, Stream Encoders including HPO and virtual, MPC 3D LUTs */
2235 if (!resource_construct(num_virtual_links, dc, &pool->base,
2236 &res_create_funcs))
2237 goto create_fail;
2238
2239 /* HW Sequencer and Plane caps */
2240 dcn31_hw_sequencer_construct(dc);
2241
2242 dc->caps.max_planes = pool->base.pipe_count;
2243
2244 for (i = 0; i < dc->caps.max_planes; ++i)
2245 dc->caps.planes[i] = plane_cap;
2246
2247 dc->caps.max_odm_combine_factor = 4;
2248
2249 dc->cap_funcs = cap_funcs;
2250
2251 dc->dcn_ip->max_num_dpp = dcn3_1_ip.max_num_dpp;
2252
2253 return true;
2254
2255 create_fail:
2256 dcn31_resource_destruct(pool);
2257
2258 return false;
2259 }
2260
dcn31_create_resource_pool(const struct dc_init_data * init_data,struct dc * dc)2261 struct resource_pool *dcn31_create_resource_pool(
2262 const struct dc_init_data *init_data,
2263 struct dc *dc)
2264 {
2265 struct dcn31_resource_pool *pool =
2266 kzalloc_obj(struct dcn31_resource_pool);
2267
2268 if (!pool)
2269 return NULL;
2270
2271 if (dcn31_resource_construct(init_data->num_virtual_links, dc, pool))
2272 return &pool->base;
2273
2274 BREAK_TO_DEBUGGER();
2275 kfree(pool);
2276 return NULL;
2277 }
2278
dcn31_update_dc_state_for_encoder_switch(struct dc_link * link,struct dc_link_settings * link_setting,uint8_t pipe_count,struct pipe_ctx * pipes,struct audio_output * audio_output)2279 enum dc_status dcn31_update_dc_state_for_encoder_switch(struct dc_link *link,
2280 struct dc_link_settings *link_setting,
2281 uint8_t pipe_count,
2282 struct pipe_ctx *pipes,
2283 struct audio_output *audio_output)
2284 {
2285 struct dc_state *state = link->dc->current_state;
2286 int i;
2287
2288 #if defined(CONFIG_DRM_AMD_DC_FP)
2289 if (link->dc->hwss.calculate_pix_rate_divider) {
2290 for (i = 0; i < state->stream_count; i++)
2291 if (state->streams[i] && state->streams[i]->link && state->streams[i]->link == link)
2292 link->dc->hwss.calculate_pix_rate_divider((struct dc *)link->dc, state, state->streams[i]);
2293 }
2294
2295 for (i = 0; i < pipe_count; i++) {
2296 if (link->dc->res_pool->funcs->build_pipe_pix_clk_params)
2297 link->dc->res_pool->funcs->build_pipe_pix_clk_params(&pipes[i]);
2298
2299 // Setup audio
2300 if (pipes[i].stream_res.audio != NULL)
2301 build_audio_output(state, &pipes[i], &audio_output[i]);
2302 }
2303 #else
2304 /* This DCN requires rate divider updates and audio reprogramming to allow DP1<-->DP2 link rate switching,
2305 * but the above will not compile on architectures without an FPU.
2306 */
2307 DC_LOG_WARNING("%s: DP1<-->DP2 link retraining will not work on this DCN on non-FPU platforms", __func__);
2308 ASSERT(0);
2309 #endif
2310
2311 return DC_OK;
2312 }
2313