1 /* SPDX-License-Identifier: GPL-2.0-or-later */ 2 /* 3 * pmbus.h - Common defines and structures for PMBus devices 4 * 5 * Copyright (c) 2010, 2011 Ericsson AB. 6 * Copyright (c) 2012 Guenter Roeck 7 */ 8 9 #ifndef PMBUS_H 10 #define PMBUS_H 11 12 #include <linux/bitops.h> 13 #include <linux/cleanup.h> 14 #include <linux/regulator/driver.h> 15 16 /* 17 * Registers 18 */ 19 enum pmbus_regs { 20 PMBUS_PAGE = 0x00, 21 PMBUS_OPERATION = 0x01, 22 PMBUS_ON_OFF_CONFIG = 0x02, 23 PMBUS_CLEAR_FAULTS = 0x03, 24 PMBUS_PHASE = 0x04, 25 26 PMBUS_WRITE_PROTECT = 0x10, 27 28 PMBUS_CAPABILITY = 0x19, 29 PMBUS_QUERY = 0x1A, 30 PMBUS_SMBALERT_MASK = 0x1B, 31 PMBUS_VOUT_MODE = 0x20, 32 PMBUS_VOUT_COMMAND = 0x21, 33 PMBUS_VOUT_TRIM = 0x22, 34 PMBUS_VOUT_CAL_OFFSET = 0x23, 35 PMBUS_VOUT_MAX = 0x24, 36 PMBUS_VOUT_MARGIN_HIGH = 0x25, 37 PMBUS_VOUT_MARGIN_LOW = 0x26, 38 PMBUS_VOUT_TRANSITION_RATE = 0x27, 39 PMBUS_VOUT_DROOP = 0x28, 40 PMBUS_VOUT_SCALE_LOOP = 0x29, 41 PMBUS_VOUT_SCALE_MONITOR = 0x2A, 42 43 PMBUS_COEFFICIENTS = 0x30, 44 PMBUS_POUT_MAX = 0x31, 45 46 PMBUS_FAN_CONFIG_12 = 0x3A, 47 PMBUS_FAN_COMMAND_1 = 0x3B, 48 PMBUS_FAN_COMMAND_2 = 0x3C, 49 PMBUS_FAN_CONFIG_34 = 0x3D, 50 PMBUS_FAN_COMMAND_3 = 0x3E, 51 PMBUS_FAN_COMMAND_4 = 0x3F, 52 53 PMBUS_VOUT_OV_FAULT_LIMIT = 0x40, 54 PMBUS_VOUT_OV_FAULT_RESPONSE = 0x41, 55 PMBUS_VOUT_OV_WARN_LIMIT = 0x42, 56 PMBUS_VOUT_UV_WARN_LIMIT = 0x43, 57 PMBUS_VOUT_UV_FAULT_LIMIT = 0x44, 58 PMBUS_VOUT_UV_FAULT_RESPONSE = 0x45, 59 PMBUS_IOUT_OC_FAULT_LIMIT = 0x46, 60 PMBUS_IOUT_OC_FAULT_RESPONSE = 0x47, 61 PMBUS_IOUT_OC_LV_FAULT_LIMIT = 0x48, 62 PMBUS_IOUT_OC_LV_FAULT_RESPONSE = 0x49, 63 PMBUS_IOUT_OC_WARN_LIMIT = 0x4A, 64 PMBUS_IOUT_UC_FAULT_LIMIT = 0x4B, 65 PMBUS_IOUT_UC_FAULT_RESPONSE = 0x4C, 66 67 PMBUS_OT_FAULT_LIMIT = 0x4F, 68 PMBUS_OT_FAULT_RESPONSE = 0x50, 69 PMBUS_OT_WARN_LIMIT = 0x51, 70 PMBUS_UT_WARN_LIMIT = 0x52, 71 PMBUS_UT_FAULT_LIMIT = 0x53, 72 PMBUS_UT_FAULT_RESPONSE = 0x54, 73 PMBUS_VIN_OV_FAULT_LIMIT = 0x55, 74 PMBUS_VIN_OV_FAULT_RESPONSE = 0x56, 75 PMBUS_VIN_OV_WARN_LIMIT = 0x57, 76 PMBUS_VIN_UV_WARN_LIMIT = 0x58, 77 PMBUS_VIN_UV_FAULT_LIMIT = 0x59, 78 79 PMBUS_IIN_OC_FAULT_LIMIT = 0x5B, 80 PMBUS_IIN_OC_WARN_LIMIT = 0x5D, 81 82 PMBUS_POUT_OP_FAULT_LIMIT = 0x68, 83 PMBUS_POUT_OP_WARN_LIMIT = 0x6A, 84 PMBUS_PIN_OP_WARN_LIMIT = 0x6B, 85 86 PMBUS_STATUS_BYTE = 0x78, 87 PMBUS_STATUS_WORD = 0x79, 88 PMBUS_STATUS_VOUT = 0x7A, 89 PMBUS_STATUS_IOUT = 0x7B, 90 PMBUS_STATUS_INPUT = 0x7C, 91 PMBUS_STATUS_TEMPERATURE = 0x7D, 92 PMBUS_STATUS_CML = 0x7E, 93 PMBUS_STATUS_OTHER = 0x7F, 94 PMBUS_STATUS_MFR_SPECIFIC = 0x80, 95 PMBUS_STATUS_FAN_12 = 0x81, 96 PMBUS_STATUS_FAN_34 = 0x82, 97 98 PMBUS_READ_VIN = 0x88, 99 PMBUS_READ_IIN = 0x89, 100 PMBUS_READ_VCAP = 0x8A, 101 PMBUS_READ_VOUT = 0x8B, 102 PMBUS_READ_IOUT = 0x8C, 103 PMBUS_READ_TEMPERATURE_1 = 0x8D, 104 PMBUS_READ_TEMPERATURE_2 = 0x8E, 105 PMBUS_READ_TEMPERATURE_3 = 0x8F, 106 PMBUS_READ_FAN_SPEED_1 = 0x90, 107 PMBUS_READ_FAN_SPEED_2 = 0x91, 108 PMBUS_READ_FAN_SPEED_3 = 0x92, 109 PMBUS_READ_FAN_SPEED_4 = 0x93, 110 PMBUS_READ_DUTY_CYCLE = 0x94, 111 PMBUS_READ_FREQUENCY = 0x95, 112 PMBUS_READ_POUT = 0x96, 113 PMBUS_READ_PIN = 0x97, 114 115 PMBUS_REVISION = 0x98, 116 PMBUS_MFR_ID = 0x99, 117 PMBUS_MFR_MODEL = 0x9A, 118 PMBUS_MFR_REVISION = 0x9B, 119 PMBUS_MFR_LOCATION = 0x9C, 120 PMBUS_MFR_DATE = 0x9D, 121 PMBUS_MFR_SERIAL = 0x9E, 122 123 PMBUS_MFR_VIN_MIN = 0xA0, 124 PMBUS_MFR_VIN_MAX = 0xA1, 125 PMBUS_MFR_IIN_MAX = 0xA2, 126 PMBUS_MFR_PIN_MAX = 0xA3, 127 PMBUS_MFR_VOUT_MIN = 0xA4, 128 PMBUS_MFR_VOUT_MAX = 0xA5, 129 PMBUS_MFR_IOUT_MAX = 0xA6, 130 PMBUS_MFR_POUT_MAX = 0xA7, 131 132 PMBUS_IC_DEVICE_ID = 0xAD, 133 PMBUS_IC_DEVICE_REV = 0xAE, 134 135 PMBUS_MFR_MAX_TEMP_1 = 0xC0, 136 PMBUS_MFR_MAX_TEMP_2 = 0xC1, 137 PMBUS_MFR_MAX_TEMP_3 = 0xC2, 138 139 /* 140 * Virtual registers. 141 * Useful to support attributes which are not supported by standard PMBus 142 * registers but exist as manufacturer specific registers on individual chips. 143 * Must be mapped to real registers in device specific code. 144 * 145 * Semantics: 146 * Virtual registers are all word size. 147 * READ registers are read-only; writes are either ignored or return an error. 148 * RESET registers are read/write. Reading reset registers returns zero 149 * (used for detection), writing any value causes the associated history to be 150 * reset. 151 * Virtual registers have to be handled in device specific driver code. Chip 152 * driver code returns non-negative register values if a virtual register is 153 * supported, or a negative error code if not. The chip driver may return 154 * -ENODATA or any other error code in this case, though an error code other 155 * than -ENODATA is handled more efficiently and thus preferred. Either case, 156 * the calling PMBus core code will abort if the chip driver returns an error 157 * code when reading or writing virtual registers. 158 */ 159 PMBUS_VIRT_BASE = 0x100, 160 PMBUS_VIRT_READ_TEMP_AVG, 161 PMBUS_VIRT_READ_TEMP_MIN, 162 PMBUS_VIRT_READ_TEMP_MAX, 163 PMBUS_VIRT_RESET_TEMP_HISTORY, 164 PMBUS_VIRT_READ_VIN_AVG, 165 PMBUS_VIRT_READ_VIN_MIN, 166 PMBUS_VIRT_READ_VIN_MAX, 167 PMBUS_VIRT_RESET_VIN_HISTORY, 168 PMBUS_VIRT_READ_IIN_AVG, 169 PMBUS_VIRT_READ_IIN_MIN, 170 PMBUS_VIRT_READ_IIN_MAX, 171 PMBUS_VIRT_RESET_IIN_HISTORY, 172 PMBUS_VIRT_READ_PIN_AVG, 173 PMBUS_VIRT_READ_PIN_MIN, 174 PMBUS_VIRT_READ_PIN_MAX, 175 PMBUS_VIRT_RESET_PIN_HISTORY, 176 PMBUS_VIRT_READ_POUT_AVG, 177 PMBUS_VIRT_READ_POUT_MIN, 178 PMBUS_VIRT_READ_POUT_MAX, 179 PMBUS_VIRT_RESET_POUT_HISTORY, 180 PMBUS_VIRT_READ_VOUT_AVG, 181 PMBUS_VIRT_READ_VOUT_MIN, 182 PMBUS_VIRT_READ_VOUT_MAX, 183 PMBUS_VIRT_RESET_VOUT_HISTORY, 184 PMBUS_VIRT_READ_IOUT_AVG, 185 PMBUS_VIRT_READ_IOUT_MIN, 186 PMBUS_VIRT_READ_IOUT_MAX, 187 PMBUS_VIRT_RESET_IOUT_HISTORY, 188 PMBUS_VIRT_READ_TEMP2_AVG, 189 PMBUS_VIRT_READ_TEMP2_MIN, 190 PMBUS_VIRT_READ_TEMP2_MAX, 191 PMBUS_VIRT_RESET_TEMP2_HISTORY, 192 193 PMBUS_VIRT_READ_VMON, 194 PMBUS_VIRT_VMON_UV_WARN_LIMIT, 195 PMBUS_VIRT_VMON_OV_WARN_LIMIT, 196 PMBUS_VIRT_VMON_UV_FAULT_LIMIT, 197 PMBUS_VIRT_VMON_OV_FAULT_LIMIT, 198 PMBUS_VIRT_STATUS_VMON, 199 200 /* 201 * RPM and PWM Fan control 202 * 203 * Drivers wanting to expose PWM control must define the behaviour of 204 * PMBUS_VIRT_PWM_[1-4] and PMBUS_VIRT_PWM_ENABLE_[1-4] in the 205 * {read,write}_word_data callback. 206 * 207 * pmbus core provides a default implementation for 208 * PMBUS_VIRT_FAN_TARGET_[1-4]. 209 * 210 * TARGET, PWM and PWM_ENABLE members must be defined sequentially; 211 * pmbus core uses the difference between the provided register and 212 * it's _1 counterpart to calculate the FAN/PWM ID. 213 */ 214 PMBUS_VIRT_FAN_TARGET_1, 215 PMBUS_VIRT_FAN_TARGET_2, 216 PMBUS_VIRT_FAN_TARGET_3, 217 PMBUS_VIRT_FAN_TARGET_4, 218 PMBUS_VIRT_PWM_1, 219 PMBUS_VIRT_PWM_2, 220 PMBUS_VIRT_PWM_3, 221 PMBUS_VIRT_PWM_4, 222 PMBUS_VIRT_PWM_ENABLE_1, 223 PMBUS_VIRT_PWM_ENABLE_2, 224 PMBUS_VIRT_PWM_ENABLE_3, 225 PMBUS_VIRT_PWM_ENABLE_4, 226 227 /* Samples for average 228 * 229 * Drivers wanting to expose functionality for changing the number of 230 * samples used for average values should implement support in 231 * {read,write}_word_data callback for either PMBUS_VIRT_SAMPLES if it 232 * applies to all types of measurements, or any number of specific 233 * PMBUS_VIRT_*_SAMPLES registers to allow for individual control. 234 */ 235 PMBUS_VIRT_SAMPLES, 236 PMBUS_VIRT_IN_SAMPLES, 237 PMBUS_VIRT_CURR_SAMPLES, 238 PMBUS_VIRT_POWER_SAMPLES, 239 PMBUS_VIRT_TEMP_SAMPLES, 240 }; 241 242 /* 243 * OPERATION 244 */ 245 #define PB_OPERATION_CONTROL_ON BIT(7) 246 247 /* 248 * ON_OFF_CONFIG 249 */ 250 #define PB_ON_OFF_CONFIG_POWERUP_CONTROL BIT(4) 251 #define PB_ON_OFF_CONFIG_OPERATION_REQ BIT(3) 252 #define PB_ON_OFF_CONFIG_EN_PIN_REQ BIT(2) 253 #define PB_ON_OFF_CONFIG_POLARITY_HIGH BIT(1) 254 #define PB_ON_OFF_CONFIG_TURN_OFF_FAST BIT(0) 255 256 /* 257 * WRITE_PROTECT 258 */ 259 #define PB_WP_ALL BIT(7) /* all but WRITE_PROTECT */ 260 #define PB_WP_OP BIT(6) /* all but WP, OPERATION, PAGE */ 261 #define PB_WP_VOUT BIT(5) /* all but WP, OPERATION, PAGE, VOUT, ON_OFF */ 262 263 #define PB_WP_ANY (PB_WP_ALL | PB_WP_OP | PB_WP_VOUT) 264 265 /* 266 * CAPABILITY 267 */ 268 #define PB_CAPABILITY_SMBALERT BIT(4) 269 #define PB_CAPABILITY_ERROR_CHECK BIT(7) 270 271 /* 272 * VOUT_MODE 273 */ 274 #define PB_VOUT_MODE_MODE_MASK 0xe0 275 #define PB_VOUT_MODE_PARAM_MASK 0x1f 276 277 #define PB_VOUT_MODE_LINEAR 0x00 278 #define PB_VOUT_MODE_VID 0x20 279 #define PB_VOUT_MODE_DIRECT 0x40 280 281 /* 282 * Fan configuration 283 */ 284 #define PB_FAN_2_PULSE_MASK (BIT(0) | BIT(1)) 285 #define PB_FAN_2_RPM BIT(2) 286 #define PB_FAN_2_INSTALLED BIT(3) 287 #define PB_FAN_1_PULSE_MASK (BIT(4) | BIT(5)) 288 #define PB_FAN_1_RPM BIT(6) 289 #define PB_FAN_1_INSTALLED BIT(7) 290 291 enum pmbus_fan_mode { percent = 0, rpm }; 292 293 /* 294 * STATUS_BYTE, STATUS_WORD (lower) 295 */ 296 #define PB_STATUS_NONE_ABOVE BIT(0) 297 #define PB_STATUS_CML BIT(1) 298 #define PB_STATUS_TEMPERATURE BIT(2) 299 #define PB_STATUS_VIN_UV BIT(3) 300 #define PB_STATUS_IOUT_OC BIT(4) 301 #define PB_STATUS_VOUT_OV BIT(5) 302 #define PB_STATUS_OFF BIT(6) 303 #define PB_STATUS_BUSY BIT(7) 304 305 /* 306 * STATUS_WORD (upper) 307 */ 308 #define PB_STATUS_UNKNOWN BIT(8) 309 #define PB_STATUS_OTHER BIT(9) 310 #define PB_STATUS_FANS BIT(10) 311 #define PB_STATUS_POWER_GOOD_N BIT(11) 312 #define PB_STATUS_WORD_MFR BIT(12) 313 #define PB_STATUS_INPUT BIT(13) 314 #define PB_STATUS_IOUT_POUT BIT(14) 315 #define PB_STATUS_VOUT BIT(15) 316 317 /* 318 * STATUS_IOUT 319 */ 320 #define PB_POUT_OP_WARNING BIT(0) 321 #define PB_POUT_OP_FAULT BIT(1) 322 #define PB_POWER_LIMITING BIT(2) 323 #define PB_CURRENT_SHARE_FAULT BIT(3) 324 #define PB_IOUT_UC_FAULT BIT(4) 325 #define PB_IOUT_OC_WARNING BIT(5) 326 #define PB_IOUT_OC_LV_FAULT BIT(6) 327 #define PB_IOUT_OC_FAULT BIT(7) 328 329 /* 330 * STATUS_VOUT, STATUS_INPUT 331 */ 332 #define PB_VOLTAGE_VIN_OFF BIT(3) 333 #define PB_VOLTAGE_UV_FAULT BIT(4) 334 #define PB_VOLTAGE_UV_WARNING BIT(5) 335 #define PB_VOLTAGE_OV_WARNING BIT(6) 336 #define PB_VOLTAGE_OV_FAULT BIT(7) 337 338 /* 339 * STATUS_INPUT 340 */ 341 #define PB_PIN_OP_WARNING BIT(0) 342 #define PB_IIN_OC_WARNING BIT(1) 343 #define PB_IIN_OC_FAULT BIT(2) 344 345 /* 346 * STATUS_TEMPERATURE 347 */ 348 #define PB_TEMP_UT_FAULT BIT(4) 349 #define PB_TEMP_UT_WARNING BIT(5) 350 #define PB_TEMP_OT_WARNING BIT(6) 351 #define PB_TEMP_OT_FAULT BIT(7) 352 353 /* 354 * STATUS_FAN 355 */ 356 #define PB_FAN_AIRFLOW_WARNING BIT(0) 357 #define PB_FAN_AIRFLOW_FAULT BIT(1) 358 #define PB_FAN_FAN2_SPEED_OVERRIDE BIT(2) 359 #define PB_FAN_FAN1_SPEED_OVERRIDE BIT(3) 360 #define PB_FAN_FAN2_WARNING BIT(4) 361 #define PB_FAN_FAN1_WARNING BIT(5) 362 #define PB_FAN_FAN2_FAULT BIT(6) 363 #define PB_FAN_FAN1_FAULT BIT(7) 364 365 /* 366 * CML_FAULT_STATUS 367 */ 368 #define PB_CML_FAULT_OTHER_MEM_LOGIC BIT(0) 369 #define PB_CML_FAULT_OTHER_COMM BIT(1) 370 #define PB_CML_FAULT_PROCESSOR BIT(3) 371 #define PB_CML_FAULT_MEMORY BIT(4) 372 #define PB_CML_FAULT_PACKET_ERROR BIT(5) 373 #define PB_CML_FAULT_INVALID_DATA BIT(6) 374 #define PB_CML_FAULT_INVALID_COMMAND BIT(7) 375 376 enum pmbus_sensor_classes { 377 PSC_VOLTAGE_IN = 0, 378 PSC_VOLTAGE_OUT, 379 PSC_CURRENT_IN, 380 PSC_CURRENT_OUT, 381 PSC_POWER, 382 PSC_TEMPERATURE, 383 PSC_FAN, 384 PSC_PWM, 385 PSC_NUM_CLASSES /* Number of power sensor classes */ 386 }; 387 388 #define PMBUS_PAGES 32 /* Per PMBus specification */ 389 #define PMBUS_PHASES 10 /* Maximum number of phases per page */ 390 391 /* Functionality bit mask */ 392 #define PMBUS_HAVE_VIN BIT(0) 393 #define PMBUS_HAVE_VCAP BIT(1) 394 #define PMBUS_HAVE_VOUT BIT(2) 395 #define PMBUS_HAVE_IIN BIT(3) 396 #define PMBUS_HAVE_IOUT BIT(4) 397 #define PMBUS_HAVE_PIN BIT(5) 398 #define PMBUS_HAVE_POUT BIT(6) 399 #define PMBUS_HAVE_FAN12 BIT(7) 400 #define PMBUS_HAVE_FAN34 BIT(8) 401 #define PMBUS_HAVE_TEMP BIT(9) 402 #define PMBUS_HAVE_TEMP2 BIT(10) 403 #define PMBUS_HAVE_TEMP3 BIT(11) 404 #define PMBUS_HAVE_STATUS_VOUT BIT(12) 405 #define PMBUS_HAVE_STATUS_IOUT BIT(13) 406 #define PMBUS_HAVE_STATUS_INPUT BIT(14) 407 #define PMBUS_HAVE_STATUS_TEMP BIT(15) 408 #define PMBUS_HAVE_STATUS_FAN12 BIT(16) 409 #define PMBUS_HAVE_STATUS_FAN34 BIT(17) 410 #define PMBUS_HAVE_VMON BIT(18) 411 #define PMBUS_HAVE_STATUS_VMON BIT(19) 412 #define PMBUS_HAVE_PWM12 BIT(20) 413 #define PMBUS_HAVE_PWM34 BIT(21) 414 #define PMBUS_HAVE_SAMPLES BIT(22) 415 416 #define PMBUS_PHASE_VIRTUAL BIT(30) /* Phases on this page are virtual */ 417 #define PMBUS_PAGE_VIRTUAL BIT(31) /* Page is virtual */ 418 419 enum pmbus_data_format { linear = 0, ieee754, direct, vid }; 420 enum vrm_version { vr11 = 0, vr12, vr13, imvp9, amd625mv, nvidia195mv }; 421 422 /* PMBus revision identifiers */ 423 #define PMBUS_REV_10 0x00 /* PMBus revision 1.0 */ 424 #define PMBUS_REV_11 0x11 /* PMBus revision 1.1 */ 425 #define PMBUS_REV_12 0x22 /* PMBus revision 1.2 */ 426 #define PMBUS_REV_13 0x33 /* PMBus revision 1.3 */ 427 428 /* Operation type flags for pmbus_update_ts */ 429 #define PMBUS_OP_WRITE BIT(0) 430 #define PMBUS_OP_PAGE_CHANGE BIT(1) 431 432 struct pmbus_driver_info { 433 int pages; /* Total number of pages */ 434 u8 phases[PMBUS_PAGES]; /* Number of phases per page */ 435 enum pmbus_data_format format[PSC_NUM_CLASSES]; 436 enum vrm_version vrm_version[PMBUS_PAGES]; /* vrm version per page */ 437 /* 438 * Support one set of coefficients for each sensor type 439 * Used for chips providing data in direct mode. 440 */ 441 int m[PSC_NUM_CLASSES]; /* mantissa for direct data format */ 442 int b[PSC_NUM_CLASSES]; /* offset */ 443 int R[PSC_NUM_CLASSES]; /* exponent */ 444 445 u32 func[PMBUS_PAGES]; /* Functionality, per page */ 446 u32 pfunc[PMBUS_PHASES];/* Functionality, per phase */ 447 /* 448 * The following functions map manufacturing specific register values 449 * to PMBus standard register values. Specify only if mapping is 450 * necessary. 451 * Functions return the register value (read) or zero (write) if 452 * successful. A return value of -ENODATA indicates that there is no 453 * manufacturer specific register, but that a standard PMBus register 454 * may exist. Any other negative return value indicates that the 455 * register does not exist, and that no attempt should be made to read 456 * the standard register. 457 */ 458 int (*read_byte_data)(struct i2c_client *client, int page, int reg); 459 int (*read_word_data)(struct i2c_client *client, int page, int phase, 460 int reg); 461 int (*write_byte_data)(struct i2c_client *client, int page, int reg, 462 u8 byte); 463 int (*write_word_data)(struct i2c_client *client, int page, int reg, 464 u16 word); 465 int (*write_byte)(struct i2c_client *client, int page, u8 value); 466 /* 467 * The identify function determines supported PMBus functionality. 468 * This function is only necessary if a chip driver supports multiple 469 * chips, and the chip functionality is not pre-determined. 470 */ 471 int (*identify)(struct i2c_client *client, 472 struct pmbus_driver_info *info); 473 474 /* Regulator functionality, if supported by this chip driver. */ 475 int num_regulators; 476 const struct regulator_desc *reg_desc; 477 478 /* custom attributes */ 479 const struct attribute_group **groups; 480 481 /* 482 * Some chips need a little delay between SMBus communication. When 483 * set, the generic PMBus helper functions will wait if necessary 484 * to meet this requirement. The access delay is honored after 485 * every SMBus operation. The write delay is only honored after 486 * SMBus write operations. 487 */ 488 int access_delay; /* in microseconds */ 489 int write_delay; /* in microseconds */ 490 int page_change_delay; /* in microseconds */ 491 }; 492 493 /* Regulator ops */ 494 495 extern const struct regulator_ops pmbus_regulator_ops; 496 int pmbus_regulator_init_cb(struct regulator_dev *rdev, 497 struct regulator_config *config); 498 499 /* Macros for filling in array of struct regulator_desc */ 500 #define PMBUS_REGULATOR_STEP(_name, _id, _voltages, _step, _min_uV) \ 501 [_id] = { \ 502 .name = (_name # _id), \ 503 .id = (_id), \ 504 .of_match = of_match_ptr(_name # _id), \ 505 .regulators_node = of_match_ptr("regulators"), \ 506 .ops = &pmbus_regulator_ops, \ 507 .type = REGULATOR_VOLTAGE, \ 508 .owner = THIS_MODULE, \ 509 .n_voltages = _voltages, \ 510 .uV_step = _step, \ 511 .min_uV = _min_uV, \ 512 .init_cb = pmbus_regulator_init_cb, \ 513 } 514 515 #define PMBUS_REGULATOR(_name, _id) PMBUS_REGULATOR_STEP(_name, _id, 0, 0, 0) 516 517 #define __PMBUS_REGULATOR_STEP_ONE(_name, _node, _voltages, _step, _min_uV) \ 518 { \ 519 .name = (_name), \ 520 .of_match = of_match_ptr(_name), \ 521 .regulators_node = of_match_ptr(_node), \ 522 .ops = &pmbus_regulator_ops, \ 523 .type = REGULATOR_VOLTAGE, \ 524 .owner = THIS_MODULE, \ 525 .n_voltages = _voltages, \ 526 .uV_step = _step, \ 527 .min_uV = _min_uV, \ 528 .init_cb = pmbus_regulator_init_cb, \ 529 } 530 531 /* 532 * _NODE macros are defined for historic reasons and MUST NOT be used in new 533 * drivers. 534 */ 535 #define PMBUS_REGULATOR_STEP_ONE_NODE(_name, _voltages, _step, _min_uV) \ 536 __PMBUS_REGULATOR_STEP_ONE(_name, "regulators", _voltages, _step, _min_uV) 537 538 #define PMBUS_REGULATOR_ONE_NODE(_name) PMBUS_REGULATOR_STEP_ONE_NODE(_name, 0, 0, 0) 539 540 #define PMBUS_REGULATOR_STEP_ONE(_name, _voltages, _step, _min_uV) \ 541 __PMBUS_REGULATOR_STEP_ONE(_name, NULL, _voltages, _step, _min_uV) 542 543 #define PMBUS_REGULATOR_ONE(_name) PMBUS_REGULATOR_STEP_ONE(_name, 0, 0, 0) 544 545 /* Function declarations */ 546 547 void pmbus_clear_cache(struct i2c_client *client); 548 void pmbus_set_update(struct i2c_client *client, u8 reg, bool update); 549 void pmbus_wait(struct i2c_client *client); 550 void pmbus_update_ts(struct i2c_client *client, int op); 551 int pmbus_set_page(struct i2c_client *client, int page, int phase); 552 int pmbus_read_word_data(struct i2c_client *client, int page, int phase, 553 u8 reg); 554 int pmbus_write_word_data(struct i2c_client *client, int page, u8 reg, 555 u16 word); 556 int pmbus_read_byte_data(struct i2c_client *client, int page, u8 reg); 557 int pmbus_write_byte(struct i2c_client *client, int page, u8 value); 558 int pmbus_write_byte_data(struct i2c_client *client, int page, u8 reg, 559 u8 value); 560 int pmbus_update_byte_data(struct i2c_client *client, int page, u8 reg, 561 u8 mask, u8 value); 562 void pmbus_clear_faults(struct i2c_client *client); 563 bool pmbus_check_byte_register(struct i2c_client *client, int page, int reg); 564 bool pmbus_check_word_register(struct i2c_client *client, int page, int reg); 565 int pmbus_do_probe(struct i2c_client *client, struct pmbus_driver_info *info); 566 const struct pmbus_driver_info *pmbus_get_driver_info(struct i2c_client 567 *client); 568 int pmbus_get_fan_rate_device(struct i2c_client *client, int page, int id, 569 enum pmbus_fan_mode mode); 570 int pmbus_get_fan_rate_cached(struct i2c_client *client, int page, int id, 571 enum pmbus_fan_mode mode); 572 int pmbus_lock_interruptible(struct i2c_client *client); 573 void pmbus_lock(struct i2c_client *client); 574 void pmbus_unlock(struct i2c_client *client); 575 576 DEFINE_GUARD(pmbus_lock, struct i2c_client *, pmbus_lock(_T), pmbus_unlock(_T)) 577 578 int pmbus_update_fan(struct i2c_client *client, int page, int id, 579 u8 config, u8 mask, u16 command); 580 struct dentry *pmbus_get_debugfs_dir(struct i2c_client *client); 581 582 #endif /* PMBUS_H */ 583