xref: /linux/drivers/net/wireless/realtek/rtw89/fw.h (revision 91a4855d6c03e770e42f17c798a36a3c46e63de2)
1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2 /* Copyright(c) 2019-2020  Realtek Corporation
3  */
4 
5 #ifndef __RTW89_FW_H__
6 #define __RTW89_FW_H__
7 
8 #include "core.h"
9 
10 enum rtw89_fw_dl_status {
11 	RTW89_FWDL_INITIAL_STATE = 0,
12 	RTW89_FWDL_FWDL_ONGOING = 1,
13 	RTW89_FWDL_CHECKSUM_FAIL = 2,
14 	RTW89_FWDL_SECURITY_FAIL = 3,
15 	RTW89_FWDL_CV_NOT_MATCH = 4,
16 	RTW89_FWDL_RSVD0 = 5,
17 	RTW89_FWDL_WCPU_FWDL_RDY = 6,
18 	RTW89_FWDL_WCPU_FW_INIT_RDY = 7
19 };
20 
21 struct rtw89_c2hreg_hdr {
22 	u32 w0;
23 };
24 
25 #define RTW89_C2HREG_HDR_FUNC_MASK GENMASK(6, 0)
26 #define RTW89_C2HREG_HDR_ACK BIT(7)
27 #define RTW89_C2HREG_HDR_LEN_MASK GENMASK(11, 8)
28 #define RTW89_C2HREG_HDR_SEQ_MASK GENMASK(15, 12)
29 
30 struct rtw89_c2hreg_phycap {
31 	u32 w0;
32 	u32 w1;
33 	u32 w2;
34 	u32 w3;
35 } __packed;
36 
37 #define RTW89_C2HREG_PHYCAP_W0_FUNC GENMASK(6, 0)
38 #define RTW89_C2HREG_PHYCAP_W0_ACK BIT(7)
39 #define RTW89_C2HREG_PHYCAP_W0_LEN GENMASK(11, 8)
40 #define RTW89_C2HREG_PHYCAP_W0_SEQ GENMASK(15, 12)
41 #define RTW89_C2HREG_PHYCAP_W0_RX_NSS GENMASK(23, 16)
42 #define RTW89_C2HREG_PHYCAP_W0_BW GENMASK(31, 24)
43 #define RTW89_C2HREG_PHYCAP_W1_TX_NSS GENMASK(7, 0)
44 #define RTW89_C2HREG_PHYCAP_W1_PROT GENMASK(15, 8)
45 #define RTW89_C2HREG_PHYCAP_W1_PROT_11N 1
46 #define RTW89_C2HREG_PHYCAP_W1_PROT_11AC 2
47 #define RTW89_C2HREG_PHYCAP_W1_PROT_11AX 3
48 #define RTW89_C2HREG_PHYCAP_W1_PROT_11BE 4
49 #define RTW89_C2HREG_PHYCAP_W1_NIC GENMASK(23, 16)
50 #define RTW89_C2HREG_PHYCAP_W1_WL_FUNC GENMASK(31, 24)
51 #define RTW89_C2HREG_PHYCAP_W2_HW_TYPE GENMASK(7, 0)
52 #define RTW89_C2HREG_PHYCAP_W3_ANT_TX_NUM GENMASK(15, 8)
53 #define RTW89_C2HREG_PHYCAP_W3_ANT_RX_NUM GENMASK(23, 16)
54 #define RTW89_C2HREG_PHYCAP_W3_BAND_SEL GENMASK(31, 24)
55 
56 #define RTW89_C2HREG_PHYCAP_P1_W0_B1_RX_NSS GENMASK(23, 16)
57 #define RTW89_C2HREG_PHYCAP_P1_W0_B1_BW GENMASK(31, 24)
58 #define RTW89_C2HREG_PHYCAP_P1_W1_B1_TX_NSS GENMASK(7, 0)
59 #define RTW89_C2HREG_PHYCAP_P1_W1_B1_ANT_TX_NUM GENMASK(15, 8)
60 #define RTW89_C2HREG_PHYCAP_P1_W1_B1_ANT_RX_NUM GENMASK(23, 16)
61 #define RTW89_C2HREG_PHYCAP_P1_W1_B1_BAND_SEL GENMASK(31, 24)
62 #define RTW89_C2HREG_PHYCAP_P1_W2_QAM GENMASK(7, 0)
63 #define RTW89_C2HREG_PHYCAP_P1_W2_QAM_256  0x1
64 #define RTW89_C2HREG_PHYCAP_P1_W2_QAM_1024 0x2
65 #define RTW89_C2HREG_PHYCAP_P1_W2_QAM_4096 0x3
66 #define RTW89_C2HREG_PHYCAP_P1_W2_B1_QAM GENMASK(15, 8)
67 
68 #define RTW89_C2HREG_AOAC_RPT_1_W0_KEY_IDX GENMASK(23, 16)
69 #define RTW89_C2HREG_AOAC_RPT_1_W1_IV_0 GENMASK(7, 0)
70 #define RTW89_C2HREG_AOAC_RPT_1_W1_IV_1 GENMASK(15, 8)
71 #define RTW89_C2HREG_AOAC_RPT_1_W1_IV_2 GENMASK(23, 16)
72 #define RTW89_C2HREG_AOAC_RPT_1_W1_IV_3 GENMASK(31, 24)
73 #define RTW89_C2HREG_AOAC_RPT_1_W2_IV_4 GENMASK(7, 0)
74 #define RTW89_C2HREG_AOAC_RPT_1_W2_IV_5 GENMASK(15, 8)
75 #define RTW89_C2HREG_AOAC_RPT_1_W2_IV_6 GENMASK(23, 16)
76 #define RTW89_C2HREG_AOAC_RPT_1_W2_IV_7 GENMASK(31, 24)
77 #define RTW89_C2HREG_AOAC_RPT_1_W3_PTK_IV_0 GENMASK(7, 0)
78 #define RTW89_C2HREG_AOAC_RPT_1_W3_PTK_IV_1 GENMASK(15, 8)
79 #define RTW89_C2HREG_AOAC_RPT_1_W3_PTK_IV_2 GENMASK(23, 16)
80 #define RTW89_C2HREG_AOAC_RPT_1_W3_PTK_IV_3 GENMASK(31, 24)
81 #define RTW89_C2HREG_AOAC_RPT_2_W0_PTK_IV_4 GENMASK(23, 16)
82 #define RTW89_C2HREG_AOAC_RPT_2_W0_PTK_IV_5 GENMASK(31, 24)
83 #define RTW89_C2HREG_AOAC_RPT_2_W1_PTK_IV_6 GENMASK(7, 0)
84 #define RTW89_C2HREG_AOAC_RPT_2_W1_PTK_IV_7 GENMASK(15, 8)
85 #define RTW89_C2HREG_AOAC_RPT_2_W1_IGTK_IPN_IV_0 GENMASK(23, 16)
86 #define RTW89_C2HREG_AOAC_RPT_2_W1_IGTK_IPN_IV_1 GENMASK(31, 24)
87 #define RTW89_C2HREG_AOAC_RPT_2_W2_IGTK_IPN_IV_2 GENMASK(7, 0)
88 #define RTW89_C2HREG_AOAC_RPT_2_W2_IGTK_IPN_IV_3 GENMASK(15, 8)
89 #define RTW89_C2HREG_AOAC_RPT_2_W2_IGTK_IPN_IV_4 GENMASK(23, 16)
90 #define RTW89_C2HREG_AOAC_RPT_2_W2_IGTK_IPN_IV_5 GENMASK(31, 24)
91 #define RTW89_C2HREG_AOAC_RPT_2_W3_IGTK_IPN_IV_6 GENMASK(7, 0)
92 #define RTW89_C2HREG_AOAC_RPT_2_W3_IGTK_IPN_IV_7 GENMASK(15, 8)
93 
94 #define RTW89_C2HREG_PS_LEAVE_ACK_RET GENMASK(7, 0)
95 #define RTW89_C2HREG_PS_LEAVE_ACK_MACID GENMASK(31, 16)
96 
97 struct rtw89_h2creg_hdr {
98 	u32 w0;
99 };
100 
101 #define RTW89_H2CREG_HDR_FUNC_MASK GENMASK(6, 0)
102 #define RTW89_H2CREG_HDR_LEN_MASK GENMASK(11, 8)
103 
104 struct rtw89_h2creg_sch_tx_en {
105 	u32 w0;
106 	u32 w1;
107 } __packed;
108 
109 #define RTW89_H2CREG_SCH_TX_EN_W0_EN GENMASK(31, 16)
110 #define RTW89_H2CREG_SCH_TX_EN_W1_MASK GENMASK(15, 0)
111 #define RTW89_H2CREG_SCH_TX_EN_W1_BAND BIT(16)
112 
113 #define RTW89_H2CREG_WOW_CPUIO_RX_CTRL_EN GENMASK(23, 16)
114 
115 #define RTW89_H2CREG_GET_FEATURE_PART_NUM GENMASK(23, 16)
116 
117 #define RTW89_H2CREG_MAX 4
118 #define RTW89_C2HREG_MAX 4
119 #define RTW89_C2HREG_HDR_LEN 2
120 #define RTW89_H2CREG_HDR_LEN 2
121 #define RTW89_C2H_TIMEOUT 1000000
122 #define RTW89_C2H_TIMEOUT_USB 4000
123 
124 struct rtw89_mac_c2h_info {
125 	u8 id;
126 	u8 content_len;
127 	u32 timeout;
128 	union {
129 		u32 c2hreg[RTW89_C2HREG_MAX];
130 		struct rtw89_c2hreg_hdr hdr;
131 		struct rtw89_c2hreg_phycap phycap;
132 	} u;
133 };
134 
135 struct rtw89_mac_h2c_info {
136 	u8 id;
137 	u8 content_len;
138 	union {
139 		u32 h2creg[RTW89_H2CREG_MAX];
140 		struct rtw89_h2creg_hdr hdr;
141 		struct rtw89_h2creg_sch_tx_en sch_tx_en;
142 	} u;
143 };
144 
145 enum rtw89_mac_h2c_type {
146 	RTW89_FWCMD_H2CREG_FUNC_H2CREG_LB = 0,
147 	RTW89_FWCMD_H2CREG_FUNC_CNSL_CMD,
148 	RTW89_FWCMD_H2CREG_FUNC_FWERR,
149 	RTW89_FWCMD_H2CREG_FUNC_GET_FEATURE,
150 	RTW89_FWCMD_H2CREG_FUNC_GETPKT_INFORM,
151 	RTW89_FWCMD_H2CREG_FUNC_SCH_TX_EN,
152 	RTW89_FWCMD_H2CREG_FUNC_WOW_TRX_STOP,
153 	RTW89_FWCMD_H2CREG_FUNC_AOAC_RPT_1,
154 	RTW89_FWCMD_H2CREG_FUNC_AOAC_RPT_2,
155 	RTW89_FWCMD_H2CREG_FUNC_AOAC_RPT_3_REQ,
156 	RTW89_FWCMD_H2CREG_FUNC_WOW_CPUIO_RX_CTRL,
157 };
158 
159 enum rtw89_mac_c2h_type {
160 	RTW89_FWCMD_C2HREG_FUNC_C2HREG_LB = 0,
161 	RTW89_FWCMD_C2HREG_FUNC_ERR_RPT,
162 	RTW89_FWCMD_C2HREG_FUNC_ERR_MSG,
163 	RTW89_FWCMD_C2HREG_FUNC_PHY_CAP,
164 	RTW89_FWCMD_C2HREG_FUNC_TX_PAUSE_RPT,
165 	RTW89_FWCMD_C2HREG_FUNC_WOW_CPUIO_RX_ACK = 0xA,
166 	RTW89_FWCMD_C2HREG_FUNC_PHY_CAP_PART1 = 0xC,
167 	RTW89_FWCMD_C2HREG_FUNC_PS_LEAVE_ACK = 0xD,
168 	RTW89_FWCMD_C2HREG_FUNC_NULL = 0xFF,
169 };
170 
171 enum rtw89_fw_c2h_category {
172 	RTW89_C2H_CAT_TEST,
173 	RTW89_C2H_CAT_MAC,
174 	RTW89_C2H_CAT_OUTSRC,
175 };
176 
177 enum rtw89_fw_log_level {
178 	RTW89_FW_LOG_LEVEL_OFF,
179 	RTW89_FW_LOG_LEVEL_CRT,
180 	RTW89_FW_LOG_LEVEL_SER,
181 	RTW89_FW_LOG_LEVEL_WARN,
182 	RTW89_FW_LOG_LEVEL_LOUD,
183 	RTW89_FW_LOG_LEVEL_TR,
184 };
185 
186 enum rtw89_fw_log_path {
187 	RTW89_FW_LOG_LEVEL_UART,
188 	RTW89_FW_LOG_LEVEL_C2H,
189 	RTW89_FW_LOG_LEVEL_SNI,
190 };
191 
192 enum rtw89_fw_log_comp {
193 	RTW89_FW_LOG_COMP_VER,
194 	RTW89_FW_LOG_COMP_INIT,
195 	RTW89_FW_LOG_COMP_TASK,
196 	RTW89_FW_LOG_COMP_CNS,
197 	RTW89_FW_LOG_COMP_H2C,
198 	RTW89_FW_LOG_COMP_C2H,
199 	RTW89_FW_LOG_COMP_TX,
200 	RTW89_FW_LOG_COMP_RX,
201 	RTW89_FW_LOG_COMP_IPSEC,
202 	RTW89_FW_LOG_COMP_TIMER,
203 	RTW89_FW_LOG_COMP_DBGPKT,
204 	RTW89_FW_LOG_COMP_PS,
205 	RTW89_FW_LOG_COMP_ERROR,
206 	RTW89_FW_LOG_COMP_WOWLAN,
207 	RTW89_FW_LOG_COMP_SECURE_BOOT,
208 	RTW89_FW_LOG_COMP_BTC,
209 	RTW89_FW_LOG_COMP_BB,
210 	RTW89_FW_LOG_COMP_TWT,
211 	RTW89_FW_LOG_COMP_RF,
212 	RTW89_FW_LOG_COMP_MCC = 20,
213 	RTW89_FW_LOG_COMP_MLO = 26,
214 	RTW89_FW_LOG_COMP_SCAN = 28,
215 };
216 
217 enum rtw89_pkt_offload_op {
218 	RTW89_PKT_OFLD_OP_ADD,
219 	RTW89_PKT_OFLD_OP_DEL,
220 	RTW89_PKT_OFLD_OP_READ,
221 
222 	NUM_OF_RTW89_PKT_OFFLOAD_OP,
223 };
224 
225 #define RTW89_PKT_OFLD_WAIT_TAG(pkt_id, pkt_op) \
226 	((pkt_id) * NUM_OF_RTW89_PKT_OFFLOAD_OP + (pkt_op))
227 
228 enum rtw89_scanofld_notify_reason {
229 	RTW89_SCAN_DWELL_NOTIFY,
230 	RTW89_SCAN_PRE_TX_NOTIFY,
231 	RTW89_SCAN_POST_TX_NOTIFY,
232 	RTW89_SCAN_ENTER_CH_NOTIFY,
233 	RTW89_SCAN_LEAVE_CH_NOTIFY,
234 	RTW89_SCAN_END_SCAN_NOTIFY,
235 	RTW89_SCAN_REPORT_NOTIFY,
236 	RTW89_SCAN_CHKPT_NOTIFY,
237 	RTW89_SCAN_ENTER_OP_NOTIFY,
238 	RTW89_SCAN_LEAVE_OP_NOTIFY,
239 };
240 
241 enum rtw89_scanofld_status {
242 	RTW89_SCAN_STATUS_NOTIFY,
243 	RTW89_SCAN_STATUS_SUCCESS,
244 	RTW89_SCAN_STATUS_FAIL,
245 };
246 
247 enum rtw89_chan_type {
248 	RTW89_CHAN_OPERATE = 0,
249 	RTW89_CHAN_ACTIVE,
250 	RTW89_CHAN_DFS,
251 	RTW89_CHAN_EXTRA_OP,
252 };
253 
254 enum rtw89_p2pps_action {
255 	RTW89_P2P_ACT_INIT = 0,
256 	RTW89_P2P_ACT_UPDATE = 1,
257 	RTW89_P2P_ACT_REMOVE = 2,
258 	RTW89_P2P_ACT_TERMINATE = 3,
259 };
260 
261 #define RTW89_DEFAULT_CQM_HYST 4
262 #define RTW89_DEFAULT_CQM_THOLD -70
263 
264 enum rtw89_bcn_fltr_offload_mode {
265 	RTW89_BCN_FLTR_OFFLOAD_MODE_0 = 0,
266 	RTW89_BCN_FLTR_OFFLOAD_MODE_1,
267 	RTW89_BCN_FLTR_OFFLOAD_MODE_2,
268 	RTW89_BCN_FLTR_OFFLOAD_MODE_3,
269 
270 	RTW89_BCN_FLTR_OFFLOAD_MODE_DEFAULT = RTW89_BCN_FLTR_OFFLOAD_MODE_0,
271 };
272 
273 enum rtw89_bcn_fltr_type {
274 	RTW89_BCN_FLTR_BEACON_LOSS,
275 	RTW89_BCN_FLTR_RSSI,
276 	RTW89_BCN_FLTR_NOTIFY,
277 };
278 
279 enum rtw89_bcn_fltr_rssi_event {
280 	RTW89_BCN_FLTR_RSSI_NOT_CHANGED,
281 	RTW89_BCN_FLTR_RSSI_HIGH,
282 	RTW89_BCN_FLTR_RSSI_LOW,
283 };
284 
285 #define FWDL_SECTION_MAX_NUM 10
286 #define FWDL_SECTION_CHKSUM_LEN	8
287 #define FWDL_SECTION_PER_PKT_LEN 2020
288 
289 struct rtw89_fw_hdr_section_info {
290 	u8 redl;
291 	const u8 *addr;
292 	u32 len;
293 	u32 len_override;
294 	u32 dladdr;
295 	u32 mssc;
296 	u8 type;
297 	bool ignore;
298 	const u8 *key_addr;
299 	u32 key_len;
300 	u32 key_idx;
301 };
302 
303 struct rtw89_fw_bin_info {
304 	u8 section_num;
305 	u32 part_size;
306 	u32 hdr_len;
307 	bool dynamic_hdr_en;
308 	u32 dynamic_hdr_len;
309 	u8 idmem_share_mode;
310 	bool dsp_checksum;
311 	bool secure_section_exist;
312 	struct rtw89_fw_hdr_section_info section_info[FWDL_SECTION_MAX_NUM];
313 };
314 
315 struct rtw89_fw_macid_pause_grp {
316 	__le32 pause_grp[4];
317 	__le32 mask_grp[4];
318 } __packed;
319 
320 struct rtw89_fw_macid_pause_sleep_grp {
321 	struct {
322 		__le32 pause_grp[4];
323 		__le32 pause_mask_grp[4];
324 		__le32 sleep_grp[4];
325 		__le32 sleep_mask_grp[4];
326 	} __packed n[4];
327 } __packed;
328 
329 #define RTW89_H2C_MAX_SIZE 2048
330 #define RTW89_CHANNEL_TIME 45
331 #define RTW89_CHANNEL_TIME_6G 20
332 #define RTW89_CHANNEL_TIME_EXTRA_OP 30
333 #define RTW89_DFS_CHAN_TIME 105
334 #define RTW89_OFF_CHAN_TIME 100
335 #define RTW89_P2P_CHAN_TIME 105
336 #define RTW89_DWELL_TIME 20
337 #define RTW89_DWELL_TIME_6G 10
338 #define RTW89_SCAN_WIDTH 0
339 #define RTW89_SCANOFLD_MAX_SSID 8
340 #define RTW89_SCANOFLD_MAX_IE_LEN 512
341 #define RTW89_SCANOFLD_PKT_NONE 0xFF
342 #define RTW89_SCANOFLD_DEBUG_MASK 0x1F
343 #define RTW89_CHAN_INVALID 0xFF
344 #define RTW89_MAC_CHINFO_SIZE 28
345 #define RTW89_MAC_CHINFO_SIZE_BE 32
346 #define RTW89_SCAN_LIST_GUARD 4
347 #define RTW89_SCAN_LIST_LIMIT(size) \
348 		((RTW89_H2C_MAX_SIZE / (size)) - RTW89_SCAN_LIST_GUARD)
349 #define RTW89_SCAN_LIST_LIMIT_AX RTW89_SCAN_LIST_LIMIT(RTW89_MAC_CHINFO_SIZE)
350 #define RTW89_SCAN_LIST_LIMIT_BE RTW89_SCAN_LIST_LIMIT(RTW89_MAC_CHINFO_SIZE_BE)
351 
352 #define RTW89_BCN_LOSS_CNT 60
353 
354 struct rtw89_mac_chinfo_ax {
355 	u8 period;
356 	u8 dwell_time;
357 	u8 central_ch;
358 	u8 pri_ch;
359 	u8 bw:3;
360 	u8 notify_action:5;
361 	u8 num_pkt:4;
362 	u8 tx_pkt:1;
363 	u8 pause_data:1;
364 	u8 ch_band:2;
365 	u8 probe_id;
366 	u8 dfs_ch:1;
367 	u8 tx_null:1;
368 	u8 rand_seq_num:1;
369 	u8 cfg_tx_pwr:1;
370 	u8 macid_tx: 1;
371 	u8 rsvd0: 3;
372 	u8 pkt_id[RTW89_SCANOFLD_MAX_SSID];
373 	u16 tx_pwr_idx;
374 	u8 rsvd1;
375 	struct list_head list;
376 	bool is_psc;
377 };
378 
379 struct rtw89_mac_chinfo_be {
380 	u8 period;
381 	u8 dwell_time;
382 	u8 central_ch;
383 	u8 pri_ch;
384 	u8 bw:3;
385 	u8 ch_band:2;
386 	u8 dfs_ch:1;
387 	u8 pause_data:1;
388 	u8 tx_null:1;
389 	u8 rand_seq_num:1;
390 	u8 notify_action:5;
391 	u8 probe_id;
392 	u8 leave_crit;
393 	u8 chkpt_timer;
394 	u8 leave_time;
395 	u8 leave_th;
396 	u16 tx_pkt_ctrl;
397 	u8 pkt_id[RTW89_SCANOFLD_MAX_SSID];
398 	u8 sw_def;
399 	u16 fw_probe0_ssids;
400 	u16 fw_probe0_shortssids;
401 	u16 fw_probe0_bssids;
402 
403 	struct list_head list;
404 	bool is_psc;
405 };
406 
407 struct rtw89_pktofld_info {
408 	struct list_head list;
409 	u8 id;
410 	bool wildcard_6ghz;
411 
412 	/* Below fields are for WiFi 6 chips 6 GHz RNR use only */
413 	u8 ssid[IEEE80211_MAX_SSID_LEN];
414 	u8 ssid_len;
415 	u8 bssid[ETH_ALEN];
416 	u16 channel_6ghz;
417 	bool cancel;
418 };
419 
420 struct rtw89_h2c_ra {
421 	__le32 w0;
422 	__le32 w1;
423 	__le32 w2;
424 	__le32 w3;
425 } __packed;
426 
427 #define RTW89_H2C_RA_W0_IS_DIS BIT(0)
428 #define RTW89_H2C_RA_W0_MODE GENMASK(5, 1)
429 #define RTW89_H2C_RA_W0_BW_CAP GENMASK(7, 6)
430 #define RTW89_H2C_RA_W0_MACID GENMASK(15, 8)
431 #define RTW89_H2C_RA_W0_DCM BIT(16)
432 #define RTW89_H2C_RA_W0_ER BIT(17)
433 #define RTW89_H2C_RA_W0_INIT_RATE_LV GENMASK(19, 18)
434 #define RTW89_H2C_RA_W0_UPD_ALL BIT(20)
435 #define RTW89_H2C_RA_W0_SGI BIT(21)
436 #define RTW89_H2C_RA_W0_LDPC BIT(22)
437 #define RTW89_H2C_RA_W0_STBC BIT(23)
438 #define RTW89_H2C_RA_W0_SS_NUM GENMASK(26, 24)
439 #define RTW89_H2C_RA_W0_GILTF GENMASK(29, 27)
440 #define RTW89_H2C_RA_W0_UPD_BW_NSS_MASK BIT(30)
441 #define RTW89_H2C_RA_W0_UPD_MASK BIT(31)
442 #define RTW89_H2C_RA_W1_RAMASK_LO32 GENMASK(31, 0)
443 #define RTW89_H2C_RA_W2_RAMASK_HI32 GENMASK(30, 0)
444 #define RTW89_H2C_RA_W2_BFEE_CSI_CTL BIT(31)
445 #define RTW89_H2C_RA_W3_BAND_NUM GENMASK(7, 0)
446 #define RTW89_H2C_RA_W3_RA_CSI_RATE_EN BIT(8)
447 #define RTW89_H2C_RA_W3_FIXED_CSI_RATE_EN BIT(9)
448 #define RTW89_H2C_RA_W3_CR_TBL_SEL BIT(10)
449 #define RTW89_H2C_RA_W3_FIX_GILTF_EN BIT(11)
450 #define RTW89_H2C_RA_W3_FIX_GILTF GENMASK(14, 12)
451 #define RTW89_H2C_RA_W3_FIXED_CSI_MCS_SS_IDX GENMASK(23, 16)
452 #define RTW89_H2C_RA_W3_FIXED_CSI_MODE GENMASK(25, 24)
453 #define RTW89_H2C_RA_W3_FIXED_CSI_GI_LTF GENMASK(28, 26)
454 #define RTW89_H2C_RA_W3_FIXED_CSI_BW GENMASK(31, 29)
455 #define RTW89_H2C_RA_V1_W3_PARTIAL_BW_SU_ER BIT(15)
456 #define RTW89_H2C_RA_V1_W3_FIXED_CSI_RATE_L GENMASK(23, 16)
457 #define RTW89_H2C_RA_V1_W3_IS_NOISY BIT(24)
458 #define RTW89_H2C_RA_V1_W3_PSRA_EN BIT(25)
459 #define RTW89_H2C_RA_V1_W3_MACID_MSB GENMASK(28, 27)
460 #define RTW89_H2C_RA_V1_W3_BAND GENMASK(30, 29)
461 #define RTW89_H2C_RA_V1_W3_NEW_DBGREG BIT(31)
462 
463 struct rtw89_h2c_ra_v1 {
464 	struct rtw89_h2c_ra v0;
465 	__le32 w4;
466 	__le32 w5;
467 } __packed;
468 
469 #define RTW89_H2C_RA_V1_W4_MODE_EHT GENMASK(6, 0)
470 #define RTW89_H2C_RA_V1_W4_BW_EHT GENMASK(10, 8)
471 #define RTW89_H2C_RA_V1_W4_RAMASK_UHL16 GENMASK(31, 16)
472 #define RTW89_H2C_RA_V1_W5_RAMASK_UHH16 GENMASK(15, 0)
473 
474 static inline void RTW89_SET_FWCMD_SEC_IDX(void *cmd, u32 val)
475 {
476 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(7, 0));
477 }
478 
479 static inline void RTW89_SET_FWCMD_SEC_OFFSET(void *cmd, u32 val)
480 {
481 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(15, 8));
482 }
483 
484 static inline void RTW89_SET_FWCMD_SEC_LEN(void *cmd, u32 val)
485 {
486 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(23, 16));
487 }
488 
489 static inline void RTW89_SET_FWCMD_SEC_TYPE(void *cmd, u32 val)
490 {
491 	le32p_replace_bits((__le32 *)(cmd) + 0x01, val, GENMASK(3, 0));
492 }
493 
494 static inline void RTW89_SET_FWCMD_SEC_EXT_KEY(void *cmd, u32 val)
495 {
496 	le32p_replace_bits((__le32 *)(cmd) + 0x01, val, BIT(4));
497 }
498 
499 static inline void RTW89_SET_FWCMD_SEC_SPP_MODE(void *cmd, u32 val)
500 {
501 	le32p_replace_bits((__le32 *)(cmd) + 0x01, val, BIT(5));
502 }
503 
504 static inline void RTW89_SET_FWCMD_SEC_KEY0(void *cmd, u32 val)
505 {
506 	le32p_replace_bits((__le32 *)(cmd) + 0x02, val, GENMASK(31, 0));
507 }
508 
509 static inline void RTW89_SET_FWCMD_SEC_KEY1(void *cmd, u32 val)
510 {
511 	le32p_replace_bits((__le32 *)(cmd) + 0x03, val, GENMASK(31, 0));
512 }
513 
514 static inline void RTW89_SET_FWCMD_SEC_KEY2(void *cmd, u32 val)
515 {
516 	le32p_replace_bits((__le32 *)(cmd) + 0x04, val, GENMASK(31, 0));
517 }
518 
519 static inline void RTW89_SET_FWCMD_SEC_KEY3(void *cmd, u32 val)
520 {
521 	le32p_replace_bits((__le32 *)(cmd) + 0x05, val, GENMASK(31, 0));
522 }
523 
524 static inline void RTW89_SET_EDCA_SEL(void *cmd, u32 val)
525 {
526 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(1, 0));
527 }
528 
529 static inline void RTW89_SET_EDCA_BAND(void *cmd, u32 val)
530 {
531 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(3));
532 }
533 
534 static inline void RTW89_SET_EDCA_WMM(void *cmd, u32 val)
535 {
536 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(4));
537 }
538 
539 static inline void RTW89_SET_EDCA_AC(void *cmd, u32 val)
540 {
541 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(6, 5));
542 }
543 
544 static inline void RTW89_SET_EDCA_PARAM(void *cmd, u32 val)
545 {
546 	le32p_replace_bits((__le32 *)(cmd) + 0x01, val, GENMASK(31, 0));
547 }
548 #define FW_EDCA_PARAM_TXOPLMT_MSK GENMASK(26, 16)
549 #define FW_EDCA_PARAM_CWMAX_MSK GENMASK(15, 12)
550 #define FW_EDCA_PARAM_CWMIN_MSK GENMASK(11, 8)
551 #define FW_EDCA_PARAM_AIFS_MSK GENMASK(7, 0)
552 
553 #define FWDL_SECURITY_SECTION_TYPE 9
554 #define FWDL_SECURITY_SIGLEN 512
555 #define FWDL_SECURITY_CHKSUM_LEN 8
556 
557 struct rtw89_fw_dynhdr_sec {
558 	__le32 w0;
559 	u8 content[];
560 } __packed;
561 
562 struct rtw89_fw_dynhdr_hdr {
563 	__le32 hdr_len;
564 	__le32 setcion_count;
565 	/* struct rtw89_fw_dynhdr_sec (nested flexible structures) */
566 } __packed;
567 
568 struct rtw89_fw_hdr_section {
569 	__le32 w0;
570 	__le32 w1;
571 	__le32 w2;
572 	__le32 w3;
573 } __packed;
574 
575 #define FWSECTION_HDR_W0_DL_ADDR GENMASK(31, 0)
576 #define FWSECTION_HDR_W1_METADATA GENMASK(31, 24)
577 #define FWSECTION_HDR_W1_SECTIONTYPE GENMASK(27, 24)
578 #define FWSECTION_HDR_W1_SEC_SIZE GENMASK(23, 0)
579 #define FWSECTION_HDR_W1_CHECKSUM BIT(28)
580 #define FWSECTION_HDR_W1_REDL BIT(29)
581 #define FWSECTION_HDR_W2_MSSC GENMASK(31, 0)
582 
583 struct rtw89_fw_hdr {
584 	__le32 w0;
585 	__le32 w1;
586 	__le32 w2;
587 	__le32 w3;
588 	__le32 w4;
589 	__le32 w5;
590 	__le32 w6;
591 	__le32 w7;
592 	struct rtw89_fw_hdr_section sections[];
593 	/* struct rtw89_fw_dynhdr_hdr (optional) */
594 } __packed;
595 
596 #define FW_HDR_W1_MAJOR_VERSION GENMASK(7, 0)
597 #define FW_HDR_W1_MINOR_VERSION GENMASK(15, 8)
598 #define FW_HDR_W1_SUBVERSION GENMASK(23, 16)
599 #define FW_HDR_W1_SUBINDEX GENMASK(31, 24)
600 #define FW_HDR_W2_COMMITID GENMASK(31, 0)
601 #define FW_HDR_W3_LEN GENMASK(23, 16)
602 #define FW_HDR_W3_HDR_VER GENMASK(31, 24)
603 #define FW_HDR_W4_MONTH GENMASK(7, 0)
604 #define FW_HDR_W4_DATE GENMASK(15, 8)
605 #define FW_HDR_W4_HOUR GENMASK(23, 16)
606 #define FW_HDR_W4_MIN GENMASK(31, 24)
607 #define FW_HDR_W5_YEAR GENMASK(31, 0)
608 #define FW_HDR_W6_SEC_NUM GENMASK(15, 8)
609 #define FW_HDR_W7_PART_SIZE GENMASK(15, 0)
610 #define FW_HDR_W7_DYN_HDR BIT(16)
611 #define FW_HDR_W7_IDMEM_SHARE_MODE GENMASK(21, 18)
612 #define FW_HDR_W7_CMD_VERSERION GENMASK(31, 24)
613 
614 struct rtw89_fw_hdr_section_v1 {
615 	__le32 w0;
616 	__le32 w1;
617 	__le32 w2;
618 	__le32 w3;
619 } __packed;
620 
621 #define FWSECTION_HDR_V1_W0_DL_ADDR GENMASK(31, 0)
622 #define FWSECTION_HDR_V1_W1_METADATA GENMASK(31, 24)
623 #define FWSECTION_HDR_V1_W1_SECTIONTYPE GENMASK(27, 24)
624 #define FWSECTION_HDR_V1_W1_SEC_SIZE GENMASK(23, 0)
625 #define FWSECTION_HDR_V1_W1_CHECKSUM BIT(28)
626 #define FWSECTION_HDR_V1_W1_REDL BIT(29)
627 #define FWSECTION_HDR_V1_W2_MSSC GENMASK(7, 0)
628 #define FORMATTED_MSSC 0xFF
629 #define FORMATTED_MSSC_MASK GENMASK(7, 0)
630 #define FWSECTION_HDR_V1_W2_BBMCU_IDX GENMASK(27, 24)
631 
632 struct rtw89_fw_hdr_v1 {
633 	__le32 w0;
634 	__le32 w1;
635 	__le32 w2;
636 	__le32 w3;
637 	__le32 w4;
638 	__le32 w5;
639 	__le32 w6;
640 	__le32 w7;
641 	__le32 w8;
642 	__le32 w9;
643 	__le32 w10;
644 	__le32 w11;
645 	struct rtw89_fw_hdr_section_v1 sections[];
646 } __packed;
647 
648 #define FW_HDR_V1_W1_MAJOR_VERSION GENMASK(7, 0)
649 #define FW_HDR_V1_W1_MINOR_VERSION GENMASK(15, 8)
650 #define FW_HDR_V1_W1_SUBVERSION GENMASK(23, 16)
651 #define FW_HDR_V1_W1_SUBINDEX GENMASK(31, 24)
652 #define FW_HDR_V1_W2_COMMITID GENMASK(31, 0)
653 #define FW_HDR_V1_W3_CMD_VERSERION GENMASK(23, 16)
654 #define FW_HDR_V1_W3_HDR_VER GENMASK(31, 24)
655 #define FW_HDR_V1_W4_MONTH GENMASK(7, 0)
656 #define FW_HDR_V1_W4_DATE GENMASK(15, 8)
657 #define FW_HDR_V1_W4_HOUR GENMASK(23, 16)
658 #define FW_HDR_V1_W4_MIN GENMASK(31, 24)
659 #define FW_HDR_V1_W5_YEAR GENMASK(15, 0)
660 #define FW_HDR_V1_W5_HDR_SIZE GENMASK(31, 16)
661 #define FW_HDR_V1_W6_SEC_NUM GENMASK(15, 8)
662 #define FW_HDR_V1_W6_DSP_CHKSUM BIT(24)
663 #define FW_HDR_V1_W7_PART_SIZE GENMASK(15, 0)
664 #define FW_HDR_V1_W7_DYN_HDR BIT(16)
665 #define FW_HDR_V1_W7_IDMEM_SHARE_MODE GENMASK(21, 18)
666 
667 enum rtw89_fw_mss_pool_rmp_tbl_type {
668 	MSS_POOL_RMP_TBL_BITMASK = 0x0,
669 	MSS_POOL_RMP_TBL_RECORD = 0x1,
670 };
671 
672 #define FWDL_MSS_POOL_DEFKEYSETS_SIZE 8
673 
674 struct rtw89_fw_mss_pool_hdr {
675 	u8 signature[8]; /* equal to mss_signature[] */
676 	__le32 rmp_tbl_offset;
677 	__le32 key_raw_offset;
678 	u8 defen;
679 	u8 rsvd[3];
680 	u8 rmpfmt; /* enum rtw89_fw_mss_pool_rmp_tbl_type */
681 	u8 mssdev_max;
682 	__le16 keypair_num;
683 	__le16 msscust_max;
684 	__le16 msskey_num_max;
685 	__le32 rsvd3;
686 	u8 rmp_tbl[];
687 } __packed;
688 
689 union rtw89_fw_section_mssc_content {
690 	struct {
691 		u8 pad[0x20];
692 		u8 bit_in_chip_list;
693 		u8 ver;
694 	} __packed blacklist;
695 	struct {
696 		u8 pad[58];
697 		__le32 v;
698 	} __packed sb_sel_ver;
699 	struct {
700 		u8 pad[60];
701 		__le16 v;
702 	} __packed key_sign_len;
703 } __packed;
704 
705 struct rtw89_fw_blacklist {
706 	u8 ver;
707 	u8 list[32];
708 };
709 
710 extern const struct rtw89_fw_blacklist rtw89_fw_blacklist_default;
711 
712 static inline void SET_CTRL_INFO_MACID(void *table, u32 val)
713 {
714 	le32p_replace_bits((__le32 *)(table) + 0, val, GENMASK(6, 0));
715 }
716 
717 static inline void SET_CTRL_INFO_OPERATION(void *table, u32 val)
718 {
719 	le32p_replace_bits((__le32 *)(table) + 0, val, BIT(7));
720 }
721 #define SET_CMC_TBL_MASK_DATARATE GENMASK(8, 0)
722 static inline void SET_CMC_TBL_DATARATE(void *table, u32 val)
723 {
724 	le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(8, 0));
725 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DATARATE,
726 			   GENMASK(8, 0));
727 }
728 #define SET_CMC_TBL_MASK_FORCE_TXOP BIT(0)
729 static inline void SET_CMC_TBL_FORCE_TXOP(void *table, u32 val)
730 {
731 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(9));
732 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_FORCE_TXOP,
733 			   BIT(9));
734 }
735 #define SET_CMC_TBL_MASK_DATA_BW GENMASK(1, 0)
736 static inline void SET_CMC_TBL_DATA_BW(void *table, u32 val)
737 {
738 	le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(11, 10));
739 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DATA_BW,
740 			   GENMASK(11, 10));
741 }
742 #define SET_CMC_TBL_MASK_DATA_GI_LTF GENMASK(2, 0)
743 static inline void SET_CMC_TBL_DATA_GI_LTF(void *table, u32 val)
744 {
745 	le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(14, 12));
746 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DATA_GI_LTF,
747 			   GENMASK(14, 12));
748 }
749 #define SET_CMC_TBL_MASK_DARF_TC_INDEX BIT(0)
750 static inline void SET_CMC_TBL_DARF_TC_INDEX(void *table, u32 val)
751 {
752 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(15));
753 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DARF_TC_INDEX,
754 			   BIT(15));
755 }
756 #define SET_CMC_TBL_MASK_ARFR_CTRL GENMASK(3, 0)
757 static inline void SET_CMC_TBL_ARFR_CTRL(void *table, u32 val)
758 {
759 	le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(19, 16));
760 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_ARFR_CTRL,
761 			   GENMASK(19, 16));
762 }
763 #define SET_CMC_TBL_MASK_ACQ_RPT_EN BIT(0)
764 static inline void SET_CMC_TBL_ACQ_RPT_EN(void *table, u32 val)
765 {
766 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(20));
767 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_ACQ_RPT_EN,
768 			   BIT(20));
769 }
770 #define SET_CMC_TBL_MASK_MGQ_RPT_EN BIT(0)
771 static inline void SET_CMC_TBL_MGQ_RPT_EN(void *table, u32 val)
772 {
773 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(21));
774 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_MGQ_RPT_EN,
775 			   BIT(21));
776 }
777 #define SET_CMC_TBL_MASK_ULQ_RPT_EN BIT(0)
778 static inline void SET_CMC_TBL_ULQ_RPT_EN(void *table, u32 val)
779 {
780 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(22));
781 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_ULQ_RPT_EN,
782 			   BIT(22));
783 }
784 #define SET_CMC_TBL_MASK_TWTQ_RPT_EN BIT(0)
785 static inline void SET_CMC_TBL_TWTQ_RPT_EN(void *table, u32 val)
786 {
787 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(23));
788 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_TWTQ_RPT_EN,
789 			   BIT(23));
790 }
791 #define SET_CMC_TBL_MASK_DISRTSFB BIT(0)
792 static inline void SET_CMC_TBL_DISRTSFB(void *table, u32 val)
793 {
794 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(25));
795 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DISRTSFB,
796 			   BIT(25));
797 }
798 #define SET_CMC_TBL_MASK_DISDATAFB BIT(0)
799 static inline void SET_CMC_TBL_DISDATAFB(void *table, u32 val)
800 {
801 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(26));
802 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DISDATAFB,
803 			   BIT(26));
804 }
805 #define SET_CMC_TBL_MASK_TRYRATE BIT(0)
806 static inline void SET_CMC_TBL_TRYRATE(void *table, u32 val)
807 {
808 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(27));
809 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_TRYRATE,
810 			   BIT(27));
811 }
812 #define SET_CMC_TBL_MASK_AMPDU_DENSITY GENMASK(3, 0)
813 static inline void SET_CMC_TBL_AMPDU_DENSITY(void *table, u32 val)
814 {
815 	le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(31, 28));
816 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_AMPDU_DENSITY,
817 			   GENMASK(31, 28));
818 }
819 #define SET_CMC_TBL_MASK_DATA_RTY_LOWEST_RATE GENMASK(8, 0)
820 static inline void SET_CMC_TBL_DATA_RTY_LOWEST_RATE(void *table, u32 val)
821 {
822 	le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(8, 0));
823 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_DATA_RTY_LOWEST_RATE,
824 			   GENMASK(8, 0));
825 }
826 #define SET_CMC_TBL_MASK_AMPDU_TIME_SEL BIT(0)
827 static inline void SET_CMC_TBL_AMPDU_TIME_SEL(void *table, u32 val)
828 {
829 	le32p_replace_bits((__le32 *)(table) + 2, val, BIT(9));
830 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_AMPDU_TIME_SEL,
831 			   BIT(9));
832 }
833 #define SET_CMC_TBL_MASK_AMPDU_LEN_SEL BIT(0)
834 static inline void SET_CMC_TBL_AMPDU_LEN_SEL(void *table, u32 val)
835 {
836 	le32p_replace_bits((__le32 *)(table) + 2, val, BIT(10));
837 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_AMPDU_LEN_SEL,
838 			   BIT(10));
839 }
840 #define SET_CMC_TBL_MASK_RTS_TXCNT_LMT_SEL BIT(0)
841 static inline void SET_CMC_TBL_RTS_TXCNT_LMT_SEL(void *table, u32 val)
842 {
843 	le32p_replace_bits((__le32 *)(table) + 2, val, BIT(11));
844 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTS_TXCNT_LMT_SEL,
845 			   BIT(11));
846 }
847 #define SET_CMC_TBL_MASK_RTS_TXCNT_LMT GENMASK(3, 0)
848 static inline void SET_CMC_TBL_RTS_TXCNT_LMT(void *table, u32 val)
849 {
850 	le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(15, 12));
851 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTS_TXCNT_LMT,
852 			   GENMASK(15, 12));
853 }
854 #define SET_CMC_TBL_MASK_RTSRATE GENMASK(8, 0)
855 static inline void SET_CMC_TBL_RTSRATE(void *table, u32 val)
856 {
857 	le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(24, 16));
858 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTSRATE,
859 			   GENMASK(24, 16));
860 }
861 #define SET_CMC_TBL_MASK_VCS_STBC BIT(0)
862 static inline void SET_CMC_TBL_VCS_STBC(void *table, u32 val)
863 {
864 	le32p_replace_bits((__le32 *)(table) + 2, val, BIT(27));
865 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_VCS_STBC,
866 			   BIT(27));
867 }
868 #define SET_CMC_TBL_MASK_RTS_RTY_LOWEST_RATE GENMASK(3, 0)
869 static inline void SET_CMC_TBL_RTS_RTY_LOWEST_RATE(void *table, u32 val)
870 {
871 	le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(31, 28));
872 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTS_RTY_LOWEST_RATE,
873 			   GENMASK(31, 28));
874 }
875 #define SET_CMC_TBL_MASK_DATA_TX_CNT_LMT GENMASK(5, 0)
876 static inline void SET_CMC_TBL_DATA_TX_CNT_LMT(void *table, u32 val)
877 {
878 	le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(5, 0));
879 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_DATA_TX_CNT_LMT,
880 			   GENMASK(5, 0));
881 }
882 #define SET_CMC_TBL_MASK_DATA_TXCNT_LMT_SEL BIT(0)
883 static inline void SET_CMC_TBL_DATA_TXCNT_LMT_SEL(void *table, u32 val)
884 {
885 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(6));
886 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_DATA_TXCNT_LMT_SEL,
887 			   BIT(6));
888 }
889 #define SET_CMC_TBL_MASK_MAX_AGG_NUM_SEL BIT(0)
890 static inline void SET_CMC_TBL_MAX_AGG_NUM_SEL(void *table, u32 val)
891 {
892 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(7));
893 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_MAX_AGG_NUM_SEL,
894 			   BIT(7));
895 }
896 #define SET_CMC_TBL_MASK_RTS_EN BIT(0)
897 static inline void SET_CMC_TBL_RTS_EN(void *table, u32 val)
898 {
899 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(8));
900 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_RTS_EN,
901 			   BIT(8));
902 }
903 #define SET_CMC_TBL_MASK_CTS2SELF_EN BIT(0)
904 static inline void SET_CMC_TBL_CTS2SELF_EN(void *table, u32 val)
905 {
906 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(9));
907 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_CTS2SELF_EN,
908 			   BIT(9));
909 }
910 #define SET_CMC_TBL_MASK_CCA_RTS GENMASK(1, 0)
911 static inline void SET_CMC_TBL_CCA_RTS(void *table, u32 val)
912 {
913 	le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(11, 10));
914 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_CCA_RTS,
915 			   GENMASK(11, 10));
916 }
917 #define SET_CMC_TBL_MASK_HW_RTS_EN BIT(0)
918 static inline void SET_CMC_TBL_HW_RTS_EN(void *table, u32 val)
919 {
920 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(12));
921 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_HW_RTS_EN,
922 			   BIT(12));
923 }
924 #define SET_CMC_TBL_MASK_RTS_DROP_DATA_MODE GENMASK(1, 0)
925 static inline void SET_CMC_TBL_RTS_DROP_DATA_MODE(void *table, u32 val)
926 {
927 	le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(14, 13));
928 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_RTS_DROP_DATA_MODE,
929 			   GENMASK(14, 13));
930 }
931 #define SET_CMC_TBL_MASK_AMPDU_MAX_LEN GENMASK(10, 0)
932 static inline void SET_CMC_TBL_AMPDU_MAX_LEN(void *table, u32 val)
933 {
934 	le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(26, 16));
935 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_AMPDU_MAX_LEN,
936 			   GENMASK(26, 16));
937 }
938 #define SET_CMC_TBL_MASK_UL_MU_DIS BIT(0)
939 static inline void SET_CMC_TBL_UL_MU_DIS(void *table, u32 val)
940 {
941 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(27));
942 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_UL_MU_DIS,
943 			   BIT(27));
944 }
945 #define SET_CMC_TBL_MASK_AMPDU_MAX_TIME GENMASK(3, 0)
946 static inline void SET_CMC_TBL_AMPDU_MAX_TIME(void *table, u32 val)
947 {
948 	le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(31, 28));
949 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_AMPDU_MAX_TIME,
950 			   GENMASK(31, 28));
951 }
952 #define SET_CMC_TBL_MASK_MAX_AGG_NUM GENMASK(7, 0)
953 static inline void SET_CMC_TBL_MAX_AGG_NUM(void *table, u32 val)
954 {
955 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(7, 0));
956 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_MAX_AGG_NUM,
957 			   GENMASK(7, 0));
958 }
959 #define SET_CMC_TBL_MASK_BA_BMAP GENMASK(1, 0)
960 static inline void SET_CMC_TBL_BA_BMAP(void *table, u32 val)
961 {
962 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(9, 8));
963 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_BA_BMAP,
964 			   GENMASK(9, 8));
965 }
966 #define SET_CMC_TBL_MASK_VO_LFTIME_SEL GENMASK(2, 0)
967 static inline void SET_CMC_TBL_VO_LFTIME_SEL(void *table, u32 val)
968 {
969 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(18, 16));
970 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_VO_LFTIME_SEL,
971 			   GENMASK(18, 16));
972 }
973 #define SET_CMC_TBL_MASK_VI_LFTIME_SEL GENMASK(2, 0)
974 static inline void SET_CMC_TBL_VI_LFTIME_SEL(void *table, u32 val)
975 {
976 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(21, 19));
977 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_VI_LFTIME_SEL,
978 			   GENMASK(21, 19));
979 }
980 #define SET_CMC_TBL_MASK_BE_LFTIME_SEL GENMASK(2, 0)
981 static inline void SET_CMC_TBL_BE_LFTIME_SEL(void *table, u32 val)
982 {
983 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(24, 22));
984 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_BE_LFTIME_SEL,
985 			   GENMASK(24, 22));
986 }
987 #define SET_CMC_TBL_MASK_BK_LFTIME_SEL GENMASK(2, 0)
988 static inline void SET_CMC_TBL_BK_LFTIME_SEL(void *table, u32 val)
989 {
990 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(27, 25));
991 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_BK_LFTIME_SEL,
992 			   GENMASK(27, 25));
993 }
994 #define SET_CMC_TBL_MASK_SECTYPE GENMASK(3, 0)
995 static inline void SET_CMC_TBL_SECTYPE(void *table, u32 val)
996 {
997 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(31, 28));
998 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_SECTYPE,
999 			   GENMASK(31, 28));
1000 }
1001 #define SET_CMC_TBL_MASK_MULTI_PORT_ID GENMASK(2, 0)
1002 static inline void SET_CMC_TBL_MULTI_PORT_ID(void *table, u32 val)
1003 {
1004 	le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(2, 0));
1005 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_MULTI_PORT_ID,
1006 			   GENMASK(2, 0));
1007 }
1008 #define SET_CMC_TBL_MASK_BMC BIT(0)
1009 static inline void SET_CMC_TBL_BMC(void *table, u32 val)
1010 {
1011 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(3));
1012 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_BMC,
1013 			   BIT(3));
1014 }
1015 #define SET_CMC_TBL_MASK_MBSSID GENMASK(3, 0)
1016 static inline void SET_CMC_TBL_MBSSID(void *table, u32 val)
1017 {
1018 	le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(7, 4));
1019 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_MBSSID,
1020 			   GENMASK(7, 4));
1021 }
1022 #define SET_CMC_TBL_MASK_NAVUSEHDR BIT(0)
1023 static inline void SET_CMC_TBL_NAVUSEHDR(void *table, u32 val)
1024 {
1025 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(8));
1026 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_NAVUSEHDR,
1027 			   BIT(8));
1028 }
1029 #define SET_CMC_TBL_MASK_TXPWR_MODE GENMASK(2, 0)
1030 static inline void SET_CMC_TBL_TXPWR_MODE(void *table, u32 val)
1031 {
1032 	le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(11, 9));
1033 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_TXPWR_MODE,
1034 			   GENMASK(11, 9));
1035 }
1036 #define SET_CMC_TBL_MASK_DATA_DCM BIT(0)
1037 static inline void SET_CMC_TBL_DATA_DCM(void *table, u32 val)
1038 {
1039 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(12));
1040 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_DCM,
1041 			   BIT(12));
1042 }
1043 #define SET_CMC_TBL_MASK_DATA_ER BIT(0)
1044 static inline void SET_CMC_TBL_DATA_ER(void *table, u32 val)
1045 {
1046 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(13));
1047 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_ER,
1048 			   BIT(13));
1049 }
1050 #define SET_CMC_TBL_MASK_DATA_LDPC BIT(0)
1051 static inline void SET_CMC_TBL_DATA_LDPC(void *table, u32 val)
1052 {
1053 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(14));
1054 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_LDPC,
1055 			   BIT(14));
1056 }
1057 #define SET_CMC_TBL_MASK_DATA_STBC BIT(0)
1058 static inline void SET_CMC_TBL_DATA_STBC(void *table, u32 val)
1059 {
1060 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(15));
1061 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_STBC,
1062 			   BIT(15));
1063 }
1064 #define SET_CMC_TBL_MASK_A_CTRL_BQR BIT(0)
1065 static inline void SET_CMC_TBL_A_CTRL_BQR(void *table, u32 val)
1066 {
1067 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(16));
1068 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_BQR,
1069 			   BIT(16));
1070 }
1071 #define SET_CMC_TBL_MASK_A_CTRL_UPH BIT(0)
1072 static inline void SET_CMC_TBL_A_CTRL_UPH(void *table, u32 val)
1073 {
1074 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(17));
1075 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_UPH,
1076 			   BIT(17));
1077 }
1078 #define SET_CMC_TBL_MASK_A_CTRL_BSR BIT(0)
1079 static inline void SET_CMC_TBL_A_CTRL_BSR(void *table, u32 val)
1080 {
1081 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(18));
1082 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_BSR,
1083 			   BIT(18));
1084 }
1085 #define SET_CMC_TBL_MASK_A_CTRL_CAS BIT(0)
1086 static inline void SET_CMC_TBL_A_CTRL_CAS(void *table, u32 val)
1087 {
1088 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(19));
1089 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_CAS,
1090 			   BIT(19));
1091 }
1092 #define SET_CMC_TBL_MASK_DATA_BW_ER BIT(0)
1093 static inline void SET_CMC_TBL_DATA_BW_ER(void *table, u32 val)
1094 {
1095 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(20));
1096 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_BW_ER,
1097 			   BIT(20));
1098 }
1099 #define SET_CMC_TBL_MASK_LSIG_TXOP_EN BIT(0)
1100 static inline void SET_CMC_TBL_LSIG_TXOP_EN(void *table, u32 val)
1101 {
1102 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(21));
1103 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_LSIG_TXOP_EN,
1104 			   BIT(21));
1105 }
1106 #define SET_CMC_TBL_MASK_CTRL_CNT_VLD BIT(0)
1107 static inline void SET_CMC_TBL_CTRL_CNT_VLD(void *table, u32 val)
1108 {
1109 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(27));
1110 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_CTRL_CNT_VLD,
1111 			   BIT(27));
1112 }
1113 #define SET_CMC_TBL_MASK_CTRL_CNT GENMASK(3, 0)
1114 static inline void SET_CMC_TBL_CTRL_CNT(void *table, u32 val)
1115 {
1116 	le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(31, 28));
1117 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_CTRL_CNT,
1118 			   GENMASK(31, 28));
1119 }
1120 #define SET_CMC_TBL_MASK_RESP_REF_RATE GENMASK(8, 0)
1121 static inline void SET_CMC_TBL_RESP_REF_RATE(void *table, u32 val)
1122 {
1123 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(8, 0));
1124 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_RESP_REF_RATE,
1125 			   GENMASK(8, 0));
1126 }
1127 #define SET_CMC_TBL_MASK_ALL_ACK_SUPPORT BIT(0)
1128 static inline void SET_CMC_TBL_ALL_ACK_SUPPORT(void *table, u32 val)
1129 {
1130 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(12));
1131 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ALL_ACK_SUPPORT,
1132 			   BIT(12));
1133 }
1134 #define SET_CMC_TBL_MASK_BSR_QUEUE_SIZE_FORMAT BIT(0)
1135 static inline void SET_CMC_TBL_BSR_QUEUE_SIZE_FORMAT(void *table, u32 val)
1136 {
1137 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(13));
1138 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_BSR_QUEUE_SIZE_FORMAT,
1139 			   BIT(13));
1140 }
1141 #define SET_CMC_TBL_MASK_NTX_PATH_EN GENMASK(3, 0)
1142 static inline void SET_CMC_TBL_NTX_PATH_EN(void *table, u32 val)
1143 {
1144 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(19, 16));
1145 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_NTX_PATH_EN,
1146 			   GENMASK(19, 16));
1147 }
1148 #define SET_CMC_TBL_MASK_PATH_MAP_A GENMASK(1, 0)
1149 static inline void SET_CMC_TBL_PATH_MAP_A(void *table, u32 val)
1150 {
1151 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(21, 20));
1152 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_A,
1153 			   GENMASK(21, 20));
1154 }
1155 #define SET_CMC_TBL_MASK_PATH_MAP_B GENMASK(1, 0)
1156 static inline void SET_CMC_TBL_PATH_MAP_B(void *table, u32 val)
1157 {
1158 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(23, 22));
1159 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_B,
1160 			   GENMASK(23, 22));
1161 }
1162 #define SET_CMC_TBL_MASK_PATH_MAP_C GENMASK(1, 0)
1163 static inline void SET_CMC_TBL_PATH_MAP_C(void *table, u32 val)
1164 {
1165 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(25, 24));
1166 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_C,
1167 			   GENMASK(25, 24));
1168 }
1169 #define SET_CMC_TBL_MASK_PATH_MAP_D GENMASK(1, 0)
1170 static inline void SET_CMC_TBL_PATH_MAP_D(void *table, u32 val)
1171 {
1172 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(27, 26));
1173 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_D,
1174 			   GENMASK(27, 26));
1175 }
1176 #define SET_CMC_TBL_MASK_ANTSEL_A BIT(0)
1177 static inline void SET_CMC_TBL_ANTSEL_A(void *table, u32 val)
1178 {
1179 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(28));
1180 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_A,
1181 			   BIT(28));
1182 }
1183 #define SET_CMC_TBL_MASK_ANTSEL_B BIT(0)
1184 static inline void SET_CMC_TBL_ANTSEL_B(void *table, u32 val)
1185 {
1186 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(29));
1187 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_B,
1188 			   BIT(29));
1189 }
1190 #define SET_CMC_TBL_MASK_ANTSEL_C BIT(0)
1191 static inline void SET_CMC_TBL_ANTSEL_C(void *table, u32 val)
1192 {
1193 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(30));
1194 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_C,
1195 			   BIT(30));
1196 }
1197 #define SET_CMC_TBL_MASK_ANTSEL_D BIT(0)
1198 static inline void SET_CMC_TBL_ANTSEL_D(void *table, u32 val)
1199 {
1200 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(31));
1201 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_D,
1202 			   BIT(31));
1203 }
1204 
1205 #define SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING GENMASK(1, 0)
1206 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING_V1(void *table, u32 val)
1207 {
1208 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(1, 0));
1209 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1210 			   GENMASK(1, 0));
1211 }
1212 
1213 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING40_V1(void *table, u32 val)
1214 {
1215 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(3, 2));
1216 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1217 			   GENMASK(3, 2));
1218 }
1219 
1220 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING80_V1(void *table, u32 val)
1221 {
1222 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(5, 4));
1223 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1224 			   GENMASK(5, 4));
1225 }
1226 
1227 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING160_V1(void *table, u32 val)
1228 {
1229 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(7, 6));
1230 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1231 			   GENMASK(7, 6));
1232 }
1233 
1234 #define SET_CMC_TBL_MASK_ADDR_CAM_INDEX GENMASK(7, 0)
1235 static inline void SET_CMC_TBL_ADDR_CAM_INDEX(void *table, u32 val)
1236 {
1237 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(7, 0));
1238 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_ADDR_CAM_INDEX,
1239 			   GENMASK(7, 0));
1240 }
1241 #define SET_CMC_TBL_MASK_PAID GENMASK(8, 0)
1242 static inline void SET_CMC_TBL_PAID(void *table, u32 val)
1243 {
1244 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(16, 8));
1245 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_PAID,
1246 			   GENMASK(16, 8));
1247 }
1248 #define SET_CMC_TBL_MASK_ULDL BIT(0)
1249 static inline void SET_CMC_TBL_ULDL(void *table, u32 val)
1250 {
1251 	le32p_replace_bits((__le32 *)(table) + 7, val, BIT(17));
1252 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_ULDL,
1253 			   BIT(17));
1254 }
1255 #define SET_CMC_TBL_MASK_DOPPLER_CTRL GENMASK(1, 0)
1256 static inline void SET_CMC_TBL_DOPPLER_CTRL(void *table, u32 val)
1257 {
1258 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(19, 18));
1259 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_DOPPLER_CTRL,
1260 			   GENMASK(19, 18));
1261 }
1262 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING(void *table, u32 val)
1263 {
1264 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(21, 20));
1265 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1266 			   GENMASK(21, 20));
1267 }
1268 
1269 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING40(void *table, u32 val)
1270 {
1271 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(23, 22));
1272 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1273 			   GENMASK(23, 22));
1274 }
1275 #define SET_CMC_TBL_MASK_TXPWR_TOLERENCE GENMASK(3, 0)
1276 static inline void SET_CMC_TBL_TXPWR_TOLERENCE(void *table, u32 val)
1277 {
1278 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(27, 24));
1279 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_TXPWR_TOLERENCE,
1280 			   GENMASK(27, 24));
1281 }
1282 
1283 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING80(void *table, u32 val)
1284 {
1285 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(31, 30));
1286 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1287 			   GENMASK(31, 30));
1288 }
1289 #define SET_CMC_TBL_MASK_NC GENMASK(2, 0)
1290 static inline void SET_CMC_TBL_NC(void *table, u32 val)
1291 {
1292 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(2, 0));
1293 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NC,
1294 			   GENMASK(2, 0));
1295 }
1296 #define SET_CMC_TBL_MASK_NR GENMASK(2, 0)
1297 static inline void SET_CMC_TBL_NR(void *table, u32 val)
1298 {
1299 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(5, 3));
1300 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NR,
1301 			   GENMASK(5, 3));
1302 }
1303 #define SET_CMC_TBL_MASK_NG GENMASK(1, 0)
1304 static inline void SET_CMC_TBL_NG(void *table, u32 val)
1305 {
1306 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(7, 6));
1307 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NG,
1308 			   GENMASK(7, 6));
1309 }
1310 #define SET_CMC_TBL_MASK_CB GENMASK(1, 0)
1311 static inline void SET_CMC_TBL_CB(void *table, u32 val)
1312 {
1313 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(9, 8));
1314 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CB,
1315 			   GENMASK(9, 8));
1316 }
1317 #define SET_CMC_TBL_MASK_CS GENMASK(1, 0)
1318 static inline void SET_CMC_TBL_CS(void *table, u32 val)
1319 {
1320 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(11, 10));
1321 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CS,
1322 			   GENMASK(11, 10));
1323 }
1324 #define SET_CMC_TBL_MASK_CSI_TXBF_EN BIT(0)
1325 static inline void SET_CMC_TBL_CSI_TXBF_EN(void *table, u32 val)
1326 {
1327 	le32p_replace_bits((__le32 *)(table) + 8, val, BIT(12));
1328 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_TXBF_EN,
1329 			   BIT(12));
1330 }
1331 #define SET_CMC_TBL_MASK_CSI_STBC_EN BIT(0)
1332 static inline void SET_CMC_TBL_CSI_STBC_EN(void *table, u32 val)
1333 {
1334 	le32p_replace_bits((__le32 *)(table) + 8, val, BIT(13));
1335 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_STBC_EN,
1336 			   BIT(13));
1337 }
1338 #define SET_CMC_TBL_MASK_CSI_LDPC_EN BIT(0)
1339 static inline void SET_CMC_TBL_CSI_LDPC_EN(void *table, u32 val)
1340 {
1341 	le32p_replace_bits((__le32 *)(table) + 8, val, BIT(14));
1342 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_LDPC_EN,
1343 			   BIT(14));
1344 }
1345 #define SET_CMC_TBL_MASK_CSI_PARA_EN BIT(0)
1346 static inline void SET_CMC_TBL_CSI_PARA_EN(void *table, u32 val)
1347 {
1348 	le32p_replace_bits((__le32 *)(table) + 8, val, BIT(15));
1349 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_PARA_EN,
1350 			   BIT(15));
1351 }
1352 #define SET_CMC_TBL_MASK_CSI_FIX_RATE GENMASK(8, 0)
1353 static inline void SET_CMC_TBL_CSI_FIX_RATE(void *table, u32 val)
1354 {
1355 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(24, 16));
1356 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_FIX_RATE,
1357 			   GENMASK(24, 16));
1358 }
1359 #define SET_CMC_TBL_MASK_CSI_GI_LTF GENMASK(2, 0)
1360 static inline void SET_CMC_TBL_CSI_GI_LTF(void *table, u32 val)
1361 {
1362 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(27, 25));
1363 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_GI_LTF,
1364 			   GENMASK(27, 25));
1365 }
1366 
1367 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING160(void *table, u32 val)
1368 {
1369 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(29, 28));
1370 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1371 			   GENMASK(29, 28));
1372 }
1373 
1374 #define SET_CMC_TBL_MASK_CSI_BW GENMASK(1, 0)
1375 static inline void SET_CMC_TBL_CSI_BW(void *table, u32 val)
1376 {
1377 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(31, 30));
1378 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_BW,
1379 			   GENMASK(31, 30));
1380 }
1381 
1382 struct rtw89_h2c_cctlinfo_ud_g7 {
1383 	__le32 c0;
1384 	__le32 w0;
1385 	__le32 w1;
1386 	__le32 w2;
1387 	__le32 w3;
1388 	__le32 w4;
1389 	__le32 w5;
1390 	__le32 w6;
1391 	__le32 w7;
1392 	__le32 w8;
1393 	__le32 w9;
1394 	__le32 w10;
1395 	__le32 w11;
1396 	__le32 w12;
1397 	__le32 w13;
1398 	__le32 w14;
1399 	__le32 w15;
1400 	__le32 m0;
1401 	__le32 m1;
1402 	__le32 m2;
1403 	__le32 m3;
1404 	__le32 m4;
1405 	__le32 m5;
1406 	__le32 m6;
1407 	__le32 m7;
1408 	__le32 m8;
1409 	__le32 m9;
1410 	__le32 m10;
1411 	__le32 m11;
1412 	__le32 m12;
1413 	__le32 m13;
1414 	__le32 m14;
1415 	__le32 m15;
1416 } __packed;
1417 
1418 #define CCTLINFO_G7_C0_MACID GENMASK(6, 0)
1419 #define CCTLINFO_G7_C0_OP BIT(7)
1420 
1421 #define CCTLINFO_G7_W0_DATARATE GENMASK(11, 0)
1422 #define CCTLINFO_G7_W0_DATA_GI_LTF GENMASK(14, 12)
1423 #define CCTLINFO_G7_W0_TRYRATE BIT(15)
1424 #define CCTLINFO_G7_W0_ARFR_CTRL GENMASK(17, 16)
1425 #define CCTLINFO_G7_W0_DIS_HE1SS_STBC BIT(18)
1426 #define CCTLINFO_G7_W0_ACQ_RPT_EN BIT(20)
1427 #define CCTLINFO_G7_W0_MGQ_RPT_EN BIT(21)
1428 #define CCTLINFO_G7_W0_ULQ_RPT_EN BIT(22)
1429 #define CCTLINFO_G7_W0_TWTQ_RPT_EN BIT(23)
1430 #define CCTLINFO_G7_W0_FORCE_TXOP BIT(24)
1431 #define CCTLINFO_G7_W0_DISRTSFB BIT(25)
1432 #define CCTLINFO_G7_W0_DISDATAFB BIT(26)
1433 #define CCTLINFO_G7_W0_NSTR_EN BIT(27)
1434 #define CCTLINFO_G7_W0_AMPDU_DENSITY GENMASK(31, 28)
1435 #define CCTLINFO_G7_W0_ALL (GENMASK(31, 20) | GENMASK(18, 0))
1436 #define CCTLINFO_G7_W1_DATA_RTY_LOWEST_RATE GENMASK(11, 0)
1437 #define CCTLINFO_G7_W1_RTS_TXCNT_LMT GENMASK(15, 12)
1438 #define CCTLINFO_G7_W1_RTSRATE GENMASK(27, 16)
1439 #define CCTLINFO_G7_W1_RTS_RTY_LOWEST_RATE GENMASK(31, 28)
1440 #define CCTLINFO_G7_W1_ALL GENMASK(31, 0)
1441 #define CCTLINFO_G7_W2_DATA_TX_CNT_LMT GENMASK(5, 0)
1442 #define CCTLINFO_G7_W2_DATA_TXCNT_LMT_SEL BIT(6)
1443 #define CCTLINFO_G7_W2_MAX_AGG_NUM_SEL BIT(7)
1444 #define CCTLINFO_G7_W2_RTS_EN BIT(8)
1445 #define CCTLINFO_G7_W2_CTS2SELF_EN BIT(9)
1446 #define CCTLINFO_G7_W2_CCA_RTS GENMASK(11, 10)
1447 #define CCTLINFO_G7_W2_HW_RTS_EN BIT(12)
1448 #define CCTLINFO_G7_W2_RTS_DROP_DATA_MODE GENMASK(14, 13)
1449 #define CCTLINFO_G7_W2_PRELD_EN BIT(15)
1450 #define CCTLINFO_G7_W2_AMPDU_MAX_LEN GENMASK(26, 16)
1451 #define CCTLINFO_G7_W2_UL_MU_DIS BIT(27)
1452 #define CCTLINFO_G7_W2_AMPDU_MAX_TIME GENMASK(31, 28)
1453 #define CCTLINFO_G7_W2_ALL GENMASK(31, 0)
1454 #define CCTLINFO_G7_W3_MAX_AGG_NUM GENMASK(7, 0)
1455 #define CCTLINFO_G7_W3_DATA_BW GENMASK(10, 8)
1456 #define CCTLINFO_G7_W3_DATA_BW_ER BIT(11)
1457 #define CCTLINFO_G7_W3_BA_BMAP GENMASK(14, 12)
1458 #define CCTLINFO_G7_W3_VCS_STBC BIT(15)
1459 #define CCTLINFO_G7_W3_VO_LFTIME_SEL GENMASK(18, 16)
1460 #define CCTLINFO_G7_W3_VI_LFTIME_SEL GENMASK(21, 19)
1461 #define CCTLINFO_G7_W3_BE_LFTIME_SEL GENMASK(24, 22)
1462 #define CCTLINFO_G7_W3_BK_LFTIME_SEL GENMASK(27, 25)
1463 #define CCTLINFO_G7_W3_AMPDU_TIME_SEL BIT(28)
1464 #define CCTLINFO_G7_W3_AMPDU_LEN_SEL BIT(29)
1465 #define CCTLINFO_G7_W3_RTS_TXCNT_LMT_SEL BIT(30)
1466 #define CCTLINFO_G7_W3_LSIG_TXOP_EN BIT(31)
1467 #define CCTLINFO_G7_W3_ALL GENMASK(31, 0)
1468 #define CCTLINFO_G7_W4_MULTI_PORT_ID GENMASK(2, 0)
1469 #define CCTLINFO_G7_W4_BYPASS_PUNC BIT(3)
1470 #define CCTLINFO_G7_W4_MBSSID GENMASK(7, 4)
1471 #define CCTLINFO_G7_W4_DATA_DCM BIT(8)
1472 #define CCTLINFO_G7_W4_DATA_ER BIT(9)
1473 #define CCTLINFO_G7_W4_DATA_LDPC BIT(10)
1474 #define CCTLINFO_G7_W4_DATA_STBC BIT(11)
1475 #define CCTLINFO_G7_W4_A_CTRL_BQR BIT(12)
1476 #define CCTLINFO_G7_W4_A_CTRL_BSR BIT(14)
1477 #define CCTLINFO_G7_W4_A_CTRL_CAS BIT(15)
1478 #define CCTLINFO_G7_W4_ACT_SUBCH_CBW GENMASK(31, 16)
1479 #define CCTLINFO_G7_W4_ALL (GENMASK(31, 14) | GENMASK(12, 0))
1480 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING0 GENMASK(1, 0)
1481 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING1 GENMASK(3, 2)
1482 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING2 GENMASK(5, 4)
1483 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING3 GENMASK(7, 6)
1484 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING4 GENMASK(9, 8)
1485 #define CCTLINFO_G7_W5_SR_RATE GENMASK(14, 10)
1486 #define CCTLINFO_G7_W5_TID_DISABLE GENMASK(23, 16)
1487 #define CCTLINFO_G7_W5_ADDR_CAM_INDEX GENMASK(31, 24)
1488 #define CCTLINFO_G7_W5_ALL (GENMASK(31, 16) | GENMASK(14, 0))
1489 #define CCTLINFO_G7_W6_AID12_PAID GENMASK(11, 0)
1490 #define CCTLINFO_G7_W6_RESP_REF_RATE GENMASK(23, 12)
1491 #define CCTLINFO_G7_W6_ULDL BIT(31)
1492 #define CCTLINFO_G7_W6_ALL (BIT(31) | GENMASK(23, 0))
1493 #define CCTLINFO_G7_W7_NC GENMASK(2, 0)
1494 #define CCTLINFO_G7_W7_NR GENMASK(5, 3)
1495 #define CCTLINFO_G7_W7_NG GENMASK(7, 6)
1496 #define CCTLINFO_G7_W7_CB GENMASK(9, 8)
1497 #define CCTLINFO_G7_W7_CS GENMASK(11, 10)
1498 #define CCTLINFO_G7_W7_CSI_STBC_EN BIT(13)
1499 #define CCTLINFO_G7_W7_CSI_LDPC_EN BIT(14)
1500 #define CCTLINFO_G7_W7_CSI_PARA_EN BIT(15)
1501 #define CCTLINFO_G7_W7_CSI_FIX_RATE GENMASK(27, 16)
1502 #define CCTLINFO_G7_W7_CSI_BW GENMASK(31, 29)
1503 #define CCTLINFO_G7_W7_ALL (GENMASK(31, 29) | GENMASK(27, 13) | GENMASK(11, 0))
1504 #define CCTLINFO_G7_W8_ALL_ACK_SUPPORT BIT(0)
1505 #define CCTLINFO_G7_W8_BSR_QUEUE_SIZE_FORMAT BIT(1)
1506 #define CCTLINFO_G7_W8_BSR_OM_UPD_EN BIT(2)
1507 #define CCTLINFO_G7_W8_MACID_FWD_IDC BIT(3)
1508 #define CCTLINFO_G7_W8_AZ_SEC_EN BIT(4)
1509 #define CCTLINFO_G7_W8_CSI_SEC_EN BIT(5)
1510 #define CCTLINFO_G7_W8_FIX_UL_ADDRCAM_IDX BIT(6)
1511 #define CCTLINFO_G7_W8_CTRL_CNT_VLD BIT(7)
1512 #define CCTLINFO_G7_W8_CTRL_CNT GENMASK(11, 8)
1513 #define CCTLINFO_G7_W8_RESP_SEC_TYPE GENMASK(15, 12)
1514 #define CCTLINFO_G7_W8_ALL GENMASK(15, 0)
1515 /* W9~13 are reserved */
1516 #define CCTLINFO_G7_W14_VO_CURR_RATE GENMASK(11, 0)
1517 #define CCTLINFO_G7_W14_VI_CURR_RATE GENMASK(23, 12)
1518 #define CCTLINFO_G7_W14_BE_CURR_RATE_L GENMASK(31, 24)
1519 #define CCTLINFO_G7_W14_ALL GENMASK(31, 0)
1520 #define CCTLINFO_G7_W15_BE_CURR_RATE_H GENMASK(3, 0)
1521 #define CCTLINFO_G7_W15_BK_CURR_RATE GENMASK(15, 4)
1522 #define CCTLINFO_G7_W15_MGNT_CURR_RATE GENMASK(27, 16)
1523 #define CCTLINFO_G7_W15_ALL GENMASK(27, 0)
1524 
1525 struct rtw89_h2c_cctlinfo_ud_be {
1526 	__le32 c0;
1527 	__le32 w0;
1528 	__le32 w1;
1529 	__le32 w2;
1530 	__le32 w3;
1531 	__le32 w4;
1532 	__le32 w5;
1533 	__le32 w6;
1534 	__le32 w7;
1535 	__le32 w8;
1536 	__le32 w9;
1537 	__le32 w10;
1538 	__le32 w11;
1539 	__le32 w12;
1540 	__le32 w13;
1541 	__le32 w14;
1542 	__le32 w15;
1543 	__le32 m0;
1544 	__le32 m1;
1545 	__le32 m2;
1546 	__le32 m3;
1547 	__le32 m4;
1548 	__le32 m5;
1549 	__le32 m6;
1550 	__le32 m7;
1551 	__le32 m8;
1552 	__le32 m9;
1553 	__le32 m10;
1554 	__le32 m11;
1555 	__le32 m12;
1556 	__le32 m13;
1557 	__le32 m14;
1558 	__le32 m15;
1559 } __packed;
1560 
1561 #define BE_CCTL_INFO_C0_V1_MACID GENMASK(9, 0)
1562 #define BE_CCTL_INFO_C0_V1_OP BIT(10)
1563 
1564 #define BE_CCTL_INFO_W0_DATARATE GENMASK(11, 0)
1565 #define BE_CCTL_INFO_W0_DATA_GI_LTF GENMASK(14, 12)
1566 #define BE_CCTL_INFO_W0_TRYRATE BIT(15)
1567 #define BE_CCTL_INFO_W0_ARFR_CTRL GENMASK(17, 16)
1568 #define BE_CCTL_INFO_W0_DIS_HE1SS_STBC BIT(18)
1569 #define BE_CCTL_INFO_W0_ACQ_RPT_EN BIT(20)
1570 #define BE_CCTL_INFO_W0_MGQ_RPT_EN BIT(21)
1571 #define BE_CCTL_INFO_W0_ULQ_RPT_EN BIT(22)
1572 #define BE_CCTL_INFO_W0_TWTQ_RPT_EN BIT(23)
1573 #define BE_CCTL_INFO_W0_FORCE_TXOP BIT(24)
1574 #define BE_CCTL_INFO_W0_DISRTSFB BIT(25)
1575 #define BE_CCTL_INFO_W0_DISDATAFB BIT(26)
1576 #define BE_CCTL_INFO_W0_NSTR_EN BIT(27)
1577 #define BE_CCTL_INFO_W0_AMPDU_DENSITY GENMASK(31, 28)
1578 #define BE_CCTL_INFO_W0_ALL (GENMASK(31, 20) | GENMASK(18, 0))
1579 #define BE_CCTL_INFO_W1_DATA_RTY_LOWEST_RATE GENMASK(11, 0)
1580 #define BE_CCTL_INFO_W1_RTS_TXCNT_LMT GENMASK(15, 12)
1581 #define BE_CCTL_INFO_W1_RTSRATE GENMASK(27, 16)
1582 #define BE_CCTL_INFO_W1_RTS_RTY_LOWEST_RATE GENMASK(31, 28)
1583 #define BE_CCTL_INFO_W1_ALL GENMASK(31, 0)
1584 #define BE_CCTL_INFO_W2_DATA_TX_CNT_LMT GENMASK(5, 0)
1585 #define BE_CCTL_INFO_W2_DATA_TXCNT_LMT_SEL BIT(6)
1586 #define BE_CCTL_INFO_W2_MAX_AGG_NUM_SEL BIT(7)
1587 #define BE_CCTL_INFO_W2_RTS_EN BIT(8)
1588 #define BE_CCTL_INFO_W2_CTS2SELF_EN BIT(9)
1589 #define BE_CCTL_INFO_W2_CCA_RTS GENMASK(11, 10)
1590 #define BE_CCTL_INFO_W2_HW_RTS_EN BIT(12)
1591 #define BE_CCTL_INFO_W2_RTS_DROP_DATA_MODE GENMASK(14, 13)
1592 #define BE_CCTL_INFO_W2_PRELOAD_ENABLE BIT(15)
1593 #define BE_CCTL_INFO_W2_AMPDU_MAX_LEN GENMASK(26, 16)
1594 #define BE_CCTL_INFO_W2_UL_MU_DIS BIT(27)
1595 #define BE_CCTL_INFO_W2_AMPDU_MAX_TIME GENMASK(31, 28)
1596 #define BE_CCTL_INFO_W2_ALL GENMASK(31, 0)
1597 #define BE_CCTL_INFO_W3_MAX_AGG_NUM GENMASK(7, 0)
1598 #define BE_CCTL_INFO_W3_DATA_BW GENMASK(10, 8)
1599 #define BE_CCTL_INFO_W3_DATA_BW_ER BIT(11)
1600 #define BE_CCTL_INFO_W3_BA_BMAP GENMASK(14, 12)
1601 #define BE_CCTL_INFO_W3_VCS_STBC BIT(15)
1602 #define BE_CCTL_INFO_W3_VO_LFTIME_SEL GENMASK(18, 16)
1603 #define BE_CCTL_INFO_W3_VI_LFTIME_SEL GENMASK(21, 19)
1604 #define BE_CCTL_INFO_W3_BE_LFTIME_SEL GENMASK(24, 22)
1605 #define BE_CCTL_INFO_W3_BK_LFTIME_SEL GENMASK(27, 25)
1606 #define BE_CCTL_INFO_W3_AMPDU_TIME_SEL BIT(28)
1607 #define BE_CCTL_INFO_W3_AMPDU_LEN_SEL BIT(29)
1608 #define BE_CCTL_INFO_W3_RTS_TXCNT_LMT_SEL BIT(30)
1609 #define BE_CCTL_INFO_W3_LSIG_TXOP_EN BIT(31)
1610 #define BE_CCTL_INFO_W3_ALL GENMASK(31, 0)
1611 #define BE_CCTL_INFO_W4_MULTI_PORT_ID GENMASK(2, 0)
1612 #define BE_CCTL_INFO_W4_BYPASS_PUNC BIT(3)
1613 #define BE_CCTL_INFO_W4_MBSSID GENMASK(7, 4)
1614 #define BE_CCTL_INFO_W4_TID_DISABLE_V1 GENMASK(15, 8)
1615 #define BE_CCTL_INFO_W4_ACT_SUBCH_CBW GENMASK(31, 16)
1616 #define BE_CCTL_INFO_W4_ALL GENMASK(31, 0)
1617 #define BE_CCTL_INFO_W5_ADDR_CAM_INDEX_V1 GENMASK(9, 0)
1618 #define BE_CCTL_INFO_W5_SR_MCS_SU GENMASK(14, 10)
1619 #define BE_CCTL_INFO_W5_A_CTRL_BQR_V1 BIT(15)
1620 #define BE_CCTL_INFO_W5_A_CTRL_BSR_V1 BIT(16)
1621 #define BE_CCTL_INFO_W5_A_CTRL_CAS_V1 BIT(17)
1622 #define BE_CCTL_INFO_W5_DATA_ER_V1 BIT(18)
1623 #define BE_CCTL_INFO_W5_DATA_DCM_V1 BIT(19)
1624 #define BE_CCTL_INFO_W5_DATA_LDPC_V1 BIT(20)
1625 #define BE_CCTL_INFO_W5_DATA_STBC_V1 BIT(21)
1626 #define BE_CCTL_INFO_W5_NOMINAL_PKT_PADDING0_V1 GENMASK(23, 22)
1627 #define BE_CCTL_INFO_W5_NOMINAL_PKT_PADDING1_V1 GENMASK(25, 24)
1628 #define BE_CCTL_INFO_W5_NOMINAL_PKT_PADDING2_V1 GENMASK(27, 26)
1629 #define BE_CCTL_INFO_W5_NOMINAL_PKT_PADDING3_V1 GENMASK(29, 28)
1630 #define BE_CCTL_INFO_W5_NOMINAL_PKT_PADDING4_V1 GENMASK(31, 30)
1631 #define BE_CCTL_INFO_W5_ALL GENMASK(31, 0)
1632 #define BE_CCTL_INFO_W6_AID12_PAID GENMASK(11, 0)
1633 #define BE_CCTL_INFO_W6_RESP_REF_RATE GENMASK(23, 12)
1634 #define BE_CCTL_INFO_W6_ULDL BIT(31)
1635 #define BE_CCTL_INFO_W6_ALL (BIT(31) | GENMASK(23, 0))
1636 #define BE_CCTL_INFO_W7_NC GENMASK(2, 0)
1637 #define BE_CCTL_INFO_W7_NR GENMASK(5, 3)
1638 #define BE_CCTL_INFO_W7_NG GENMASK(7, 6)
1639 #define BE_CCTL_INFO_W7_CB GENMASK(9, 8)
1640 #define BE_CCTL_INFO_W7_CS GENMASK(11, 10)
1641 #define BE_CCTL_INFO_W7_CSI_STBC_EN BIT(13)
1642 #define BE_CCTL_INFO_W7_CSI_LDPC_EN BIT(14)
1643 #define BE_CCTL_INFO_W7_CSI_PARA_EN BIT(15)
1644 #define BE_CCTL_INFO_W7_CSI_FIX_RATE GENMASK(27, 16)
1645 #define BE_CCTL_INFO_W7_CSI_BW GENMASK(31, 29)
1646 #define BE_CCTL_INFO_W7_ALL GENMASK(31, 0)
1647 #define BE_CCTL_INFO_W8_ALL_ACK_SUPPORT_V1 BIT(0)
1648 #define BE_CCTL_INFO_W8_BSR_QUEUE_SIZE_FORMAT_V1 BIT(1)
1649 #define BE_CCTL_INFO_W8_BSR_OM_UPD_EN_V1 BIT(2)
1650 #define BE_CCTL_INFO_W8_MACID_FWD_IDC_V1 BIT(3)
1651 #define BE_CCTL_INFO_W8_AZ_SEC_EN BIT(4)
1652 #define BE_CCTL_INFO_W8_BF_SEC_EN BIT(5)
1653 #define BE_CCTL_INFO_W8_FIX_UL_ADDRCAM_IDX_V1 BIT(6)
1654 #define BE_CCTL_INFO_W8_CTRL_CNT_VLD_V1 BIT(7)
1655 #define BE_CCTL_INFO_W8_CTRL_CNT_V1 GENMASK(11, 8)
1656 #define BE_CCTL_INFO_W8_RESP_SEC_TYPE GENMASK(15, 12)
1657 #define BE_CCTL_INFO_W8_ALL GENMASK(15, 0)
1658 #define BE_CCTL_INFO_W9_EMLSR_TRANS_DLY GENMASK(2, 0)
1659 #define BE_CCTL_INFO_W9_ALL GENMASK(2, 0)
1660 #define BE_CCTL_INFO_W10_SW_EHT_NLTF GENMASK(1, 0)
1661 #define BE_CCTL_INFO_W10_TB_MLO_MODE BIT(2)
1662 #define BE_CCTL_INFO_W10_ALL GENMASK(2, 0)
1663 #define BE_CCTL_INFO_W14_VO_CURR_RATE GENMASK(11, 0)
1664 #define BE_CCTL_INFO_W14_VI_CURR_RATE GENMASK(23, 12)
1665 #define BE_CCTL_INFO_W14_BE_CURR_RATE_L GENMASK(31, 24)
1666 #define BE_CCTL_INFO_W14_ALL GENMASK(31, 0)
1667 #define BE_CCTL_INFO_W15_BE_CURR_RATE_H GENMASK(3, 0)
1668 #define BE_CCTL_INFO_W15_BK_CURR_RATE GENMASK(15, 4)
1669 #define BE_CCTL_INFO_W15_MGNT_CURR_RATE GENMASK(27, 16)
1670 #define BE_CCTL_INFO_W15_ALL GENMASK(27, 0)
1671 
1672 struct rtw89_h2c_bcn_upd {
1673 	__le32 w0;
1674 	__le32 w1;
1675 	__le32 w2;
1676 } __packed;
1677 
1678 #define RTW89_H2C_BCN_UPD_W0_PORT GENMASK(7, 0)
1679 #define RTW89_H2C_BCN_UPD_W0_MBSSID GENMASK(15, 8)
1680 #define RTW89_H2C_BCN_UPD_W0_BAND GENMASK(23, 16)
1681 #define RTW89_H2C_BCN_UPD_W0_GRP_IE_OFST GENMASK(31, 24)
1682 #define RTW89_H2C_BCN_UPD_W1_MACID GENMASK(7, 0)
1683 #define RTW89_H2C_BCN_UPD_W1_SSN_SEL GENMASK(9, 8)
1684 #define RTW89_H2C_BCN_UPD_W1_SSN_MODE GENMASK(11, 10)
1685 #define RTW89_H2C_BCN_UPD_W1_RATE GENMASK(20, 12)
1686 #define RTW89_H2C_BCN_UPD_W1_TXPWR GENMASK(23, 21)
1687 #define RTW89_H2C_BCN_UPD_W2_TXINFO_CTRL_EN BIT(0)
1688 #define RTW89_H2C_BCN_UPD_W2_NTX_PATH_EN GENMASK(4, 1)
1689 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_A GENMASK(6, 5)
1690 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_B GENMASK(8, 7)
1691 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_C GENMASK(10, 9)
1692 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_D GENMASK(12, 11)
1693 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_A BIT(13)
1694 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_B BIT(14)
1695 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_C BIT(15)
1696 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_D BIT(16)
1697 #define RTW89_H2C_BCN_UPD_W2_CSA_OFST GENMASK(31, 17)
1698 
1699 struct rtw89_h2c_bcn_upd_be {
1700 	__le32 w0;
1701 	__le32 w1;
1702 	__le32 w2;
1703 	__le32 w3;
1704 	__le32 w4;
1705 	__le32 w5;
1706 	__le32 w6;
1707 	__le32 w7;
1708 	__le32 w8;
1709 	__le32 w9;
1710 	__le32 w10;
1711 	__le32 w11;
1712 	__le32 w12;
1713 	__le32 w13;
1714 	__le32 w14;
1715 	__le32 w15;
1716 	__le32 w16;
1717 	__le32 w17;
1718 	__le32 w18;
1719 	__le32 w19;
1720 	__le32 w20;
1721 	__le32 w21;
1722 	__le32 w22;
1723 	__le32 w23;
1724 	__le32 w24;
1725 	__le32 w25;
1726 	__le32 w26;
1727 	__le32 w27;
1728 	__le32 w28;
1729 	__le32 w29;
1730 } __packed;
1731 
1732 #define RTW89_H2C_BCN_UPD_BE_W0_PORT GENMASK(7, 0)
1733 #define RTW89_H2C_BCN_UPD_BE_W0_MBSSID GENMASK(15, 8)
1734 #define RTW89_H2C_BCN_UPD_BE_W0_BAND GENMASK(23, 16)
1735 #define RTW89_H2C_BCN_UPD_BE_W0_GRP_IE_OFST GENMASK(31, 24)
1736 #define RTW89_H2C_BCN_UPD_BE_W1_MACID GENMASK(7, 0)
1737 #define RTW89_H2C_BCN_UPD_BE_W1_SSN_SEL GENMASK(9, 8)
1738 #define RTW89_H2C_BCN_UPD_BE_W1_SSN_MODE GENMASK(11, 10)
1739 #define RTW89_H2C_BCN_UPD_BE_W1_RATE GENMASK(20, 12)
1740 #define RTW89_H2C_BCN_UPD_BE_W1_TXPWR GENMASK(23, 21)
1741 #define RTW89_H2C_BCN_UPD_BE_W1_MACID_EXT GENMASK(31, 24)
1742 #define RTW89_H2C_BCN_UPD_BE_W2_TXINFO_CTRL_EN BIT(0)
1743 #define RTW89_H2C_BCN_UPD_BE_W2_NTX_PATH_EN GENMASK(4, 1)
1744 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_A GENMASK(6, 5)
1745 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_B GENMASK(8, 7)
1746 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_C GENMASK(10, 9)
1747 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_D GENMASK(12, 11)
1748 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_A BIT(13)
1749 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_B BIT(14)
1750 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_C BIT(15)
1751 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_D BIT(16)
1752 #define RTW89_H2C_BCN_UPD_BE_W2_CSA_OFST GENMASK(31, 17)
1753 #define RTW89_H2C_BCN_UPD_BE_W3_MLIE_CSA_OFST GENMASK(15, 0)
1754 #define RTW89_H2C_BCN_UPD_BE_W3_CRITICAL_UPD_FLAG_OFST GENMASK(31, 16)
1755 #define RTW89_H2C_BCN_UPD_BE_W4_VAP1_DTIM_CNT_OFST GENMASK(15, 0)
1756 #define RTW89_H2C_BCN_UPD_BE_W4_VAP2_DTIM_CNT_OFST GENMASK(31, 16)
1757 #define RTW89_H2C_BCN_UPD_BE_W5_VAP3_DTIM_CNT_OFST GENMASK(15, 0)
1758 #define RTW89_H2C_BCN_UPD_BE_W5_VAP4_DTIM_CNT_OFST GENMASK(31, 16)
1759 #define RTW89_H2C_BCN_UPD_BE_W6_VAP5_DTIM_CNT_OFST GENMASK(15, 0)
1760 #define RTW89_H2C_BCN_UPD_BE_W6_VAP6_DTIM_CNT_OFST GENMASK(31, 16)
1761 #define RTW89_H2C_BCN_UPD_BE_W7_VAP7_DTIM_CNT_OFST GENMASK(15, 0)
1762 #define RTW89_H2C_BCN_UPD_BE_W7_ECSA_OFST GENMASK(30, 16)
1763 #define RTW89_H2C_BCN_UPD_BE_W7_PROTECTION_KEY_ID BIT(31)
1764 
1765 struct rtw89_h2c_tbtt_tuning {
1766 	__le32 w0;
1767 	__le32 w1;
1768 } __packed;
1769 
1770 #define RTW89_H2C_TBTT_TUNING_W0_BAND GENMASK(3, 0)
1771 #define RTW89_H2C_TBTT_TUNING_W0_PORT GENMASK(7, 4)
1772 #define RTW89_H2C_TBTT_TUNING_W1_SHIFT GENMASK(31, 0)
1773 
1774 struct rtw89_h2c_pwr_lvl {
1775 	__le32 w0;
1776 	__le32 w1;
1777 } __packed;
1778 
1779 #define RTW89_H2C_PWR_LVL_W0_MACID GENMASK(7, 0)
1780 #define RTW89_H2C_PWR_LVL_W0_BCN_TO_VAL GENMASK(15, 8)
1781 #define RTW89_H2C_PWR_LVL_W0_PS_LVL GENMASK(19, 16)
1782 #define RTW89_H2C_PWR_LVL_W0_TRX_LVL GENMASK(23, 20)
1783 #define RTW89_H2C_PWR_LVL_W0_BCN_TO_LVL GENMASK(27, 24)
1784 #define RTW89_H2C_PWR_LVL_W0_DTIM_TO_VAL GENMASK(31, 28)
1785 #define RTW89_H2C_PWR_LVL_W1_MACID_EXT GENMASK(7, 0)
1786 
1787 struct rtw89_h2c_role_maintain {
1788 	__le32 w0;
1789 };
1790 
1791 #define RTW89_H2C_ROLE_MAINTAIN_W0_MACID GENMASK(7, 0)
1792 #define RTW89_H2C_ROLE_MAINTAIN_W0_SELF_ROLE GENMASK(9, 8)
1793 #define RTW89_H2C_ROLE_MAINTAIN_W0_UPD_MODE GENMASK(12, 10)
1794 #define RTW89_H2C_ROLE_MAINTAIN_W0_WIFI_ROLE GENMASK(16, 13)
1795 #define RTW89_H2C_ROLE_MAINTAIN_W0_BAND GENMASK(18, 17)
1796 #define RTW89_H2C_ROLE_MAINTAIN_W0_PORT GENMASK(21, 19)
1797 #define RTW89_H2C_ROLE_MAINTAIN_W0_MACID_EXT GENMASK(31, 24)
1798 
1799 enum rtw89_fw_sta_type { /* value of RTW89_H2C_JOININFO_W1_STA_TYPE */
1800 	RTW89_FW_N_AC_STA = 0,
1801 	RTW89_FW_AX_STA = 1,
1802 	RTW89_FW_BE_STA = 2,
1803 };
1804 
1805 struct rtw89_h2c_join {
1806 	__le32 w0;
1807 } __packed;
1808 
1809 struct rtw89_h2c_join_v1 {
1810 	__le32 w0;
1811 	__le32 w1;
1812 	__le32 w2;
1813 } __packed;
1814 
1815 #define RTW89_H2C_JOININFO_W0_MACID GENMASK(7, 0)
1816 #define RTW89_H2C_JOININFO_W0_OP BIT(8)
1817 #define RTW89_H2C_JOININFO_W0_BAND BIT(9)
1818 #define RTW89_H2C_JOININFO_W0_WMM GENMASK(11, 10)
1819 #define RTW89_H2C_JOININFO_W0_TGR BIT(12)
1820 #define RTW89_H2C_JOININFO_W0_ISHESTA BIT(13)
1821 #define RTW89_H2C_JOININFO_W0_DLBW GENMASK(15, 14)
1822 #define RTW89_H2C_JOININFO_W0_TF_MAC_PAD GENMASK(17, 16)
1823 #define RTW89_H2C_JOININFO_W0_DL_T_PE GENMASK(20, 18)
1824 #define RTW89_H2C_JOININFO_W0_PORT_ID GENMASK(23, 21)
1825 #define RTW89_H2C_JOININFO_W0_NET_TYPE GENMASK(25, 24)
1826 #define RTW89_H2C_JOININFO_W0_WIFI_ROLE GENMASK(29, 26)
1827 #define RTW89_H2C_JOININFO_W0_SELF_ROLE GENMASK(31, 30)
1828 #define RTW89_H2C_JOININFO_W1_STA_TYPE GENMASK(2, 0)
1829 #define RTW89_H2C_JOININFO_W1_IS_MLD BIT(3)
1830 #define RTW89_H2C_JOININFO_W1_MAIN_MACID GENMASK(11, 4)
1831 #define RTW89_H2C_JOININFO_W1_MLO_MODE BIT(12)
1832 #define RTW89_H2C_JOININFO_MLO_MODE_MLMR 0
1833 #define RTW89_H2C_JOININFO_MLO_MODE_MLSR 1
1834 #define RTW89_H2C_JOININFO_W1_EMLSR_CAB BIT(13)
1835 #define RTW89_H2C_JOININFO_W1_NSTR_EN BIT(14)
1836 #define RTW89_H2C_JOININFO_W1_INIT_PWR_STATE BIT(15)
1837 #define RTW89_H2C_JOININFO_W1_EMLSR_PADDING GENMASK(18, 16)
1838 #define RTW89_H2C_JOININFO_W1_EMLSR_TRANS_DELAY GENMASK(21, 19)
1839 #define RTW89_H2C_JOININFO_W2_MACID_EXT GENMASK(7, 0)
1840 #define RTW89_H2C_JOININFO_W2_MAIN_MACID_EXT GENMASK(15, 8)
1841 
1842 struct rtw89_h2c_notify_dbcc {
1843 	__le32 w0;
1844 } __packed;
1845 
1846 #define RTW89_H2C_NOTIFY_DBCC_EN BIT(0)
1847 
1848 static inline void SET_GENERAL_PKT_MACID(void *h2c, u32 val)
1849 {
1850 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
1851 }
1852 
1853 static inline void SET_GENERAL_PKT_PROBRSP_ID(void *h2c, u32 val)
1854 {
1855 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
1856 }
1857 
1858 static inline void SET_GENERAL_PKT_PSPOLL_ID(void *h2c, u32 val)
1859 {
1860 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 16));
1861 }
1862 
1863 static inline void SET_GENERAL_PKT_NULL_ID(void *h2c, u32 val)
1864 {
1865 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
1866 }
1867 
1868 static inline void SET_GENERAL_PKT_QOS_NULL_ID(void *h2c, u32 val)
1869 {
1870 	le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(7, 0));
1871 }
1872 
1873 static inline void SET_GENERAL_PKT_CTS2SELF_ID(void *h2c, u32 val)
1874 {
1875 	le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(15, 8));
1876 }
1877 
1878 static inline void SET_LOG_CFG_LEVEL(void *h2c, u32 val)
1879 {
1880 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
1881 }
1882 
1883 static inline void SET_LOG_CFG_PATH(void *h2c, u32 val)
1884 {
1885 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
1886 }
1887 
1888 static inline void SET_LOG_CFG_COMP(void *h2c, u32 val)
1889 {
1890 	le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(31, 0));
1891 }
1892 
1893 static inline void SET_LOG_CFG_COMP_EXT(void *h2c, u32 val)
1894 {
1895 	le32p_replace_bits((__le32 *)(h2c) + 2, val, GENMASK(31, 0));
1896 }
1897 
1898 struct rtw89_h2c_ba_cam {
1899 	__le32 w0;
1900 	__le32 w1;
1901 } __packed;
1902 
1903 #define RTW89_H2C_BA_CAM_W0_VALID BIT(0)
1904 #define RTW89_H2C_BA_CAM_W0_INIT_REQ BIT(1)
1905 #define RTW89_H2C_BA_CAM_W0_ENTRY_IDX GENMASK(3, 2)
1906 #define RTW89_H2C_BA_CAM_W0_TID GENMASK(7, 4)
1907 #define RTW89_H2C_BA_CAM_W0_MACID GENMASK(15, 8)
1908 #define RTW89_H2C_BA_CAM_W0_BMAP_SIZE GENMASK(19, 16)
1909 #define RTW89_H2C_BA_CAM_W0_SSN GENMASK(31, 20)
1910 #define RTW89_H2C_BA_CAM_W1_UID GENMASK(7, 0)
1911 #define RTW89_H2C_BA_CAM_W1_STD_EN BIT(8)
1912 #define RTW89_H2C_BA_CAM_W1_BAND BIT(9)
1913 #define RTW89_H2C_BA_CAM_W1_ENTRY_IDX_V1 GENMASK(31, 28)
1914 
1915 struct rtw89_h2c_ba_cam_v1 {
1916 	__le32 w0;
1917 	__le32 w1;
1918 } __packed;
1919 
1920 #define RTW89_H2C_BA_CAM_V1_W0_VALID BIT(0)
1921 #define RTW89_H2C_BA_CAM_V1_W0_INIT_REQ BIT(1)
1922 #define RTW89_H2C_BA_CAM_V1_W0_TID_MASK GENMASK(7, 4)
1923 #define RTW89_H2C_BA_CAM_V1_W0_MACID_MASK GENMASK(15, 8)
1924 #define RTW89_H2C_BA_CAM_V1_W0_BMAP_SIZE_MASK GENMASK(19, 16)
1925 #define RTW89_H2C_BA_CAM_V1_W0_SSN_MASK GENMASK(31, 20)
1926 #define RTW89_H2C_BA_CAM_V1_W1_UID_VALUE_MASK GENMASK(7, 0)
1927 #define RTW89_H2C_BA_CAM_V1_W1_STD_ENTRY_EN BIT(8)
1928 #define RTW89_H2C_BA_CAM_V1_W1_BAND_SEL BIT(9)
1929 #define RTW89_H2C_BA_CAM_V1_W1_MLD_EN BIT(10)
1930 #define RTW89_H2C_BA_CAM_V1_W1_ENTRY_IDX_MASK GENMASK(31, 24)
1931 
1932 struct rtw89_h2c_ba_cam_init {
1933 	__le32 w0;
1934 } __packed;
1935 
1936 #define RTW89_H2C_BA_CAM_INIT_USERS_MASK GENMASK(7, 0)
1937 #define RTW89_H2C_BA_CAM_INIT_OFFSET_MASK GENMASK(19, 12)
1938 #define RTW89_H2C_BA_CAM_INIT_BAND_SEL BIT(24)
1939 
1940 static inline void SET_LPS_PARM_MACID(void *h2c, u32 val)
1941 {
1942 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
1943 }
1944 
1945 static inline void SET_LPS_PARM_PSMODE(void *h2c, u32 val)
1946 {
1947 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
1948 }
1949 
1950 static inline void SET_LPS_PARM_RLBM(void *h2c, u32 val)
1951 {
1952 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(19, 16));
1953 }
1954 
1955 static inline void SET_LPS_PARM_SMARTPS(void *h2c, u32 val)
1956 {
1957 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 20));
1958 }
1959 
1960 static inline void SET_LPS_PARM_AWAKEINTERVAL(void *h2c, u32 val)
1961 {
1962 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
1963 }
1964 
1965 static inline void SET_LPS_PARM_VOUAPSD(void *h2c, u32 val)
1966 {
1967 	le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(0));
1968 }
1969 
1970 static inline void SET_LPS_PARM_VIUAPSD(void *h2c, u32 val)
1971 {
1972 	le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(1));
1973 }
1974 
1975 static inline void SET_LPS_PARM_BEUAPSD(void *h2c, u32 val)
1976 {
1977 	le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(2));
1978 }
1979 
1980 static inline void SET_LPS_PARM_BKUAPSD(void *h2c, u32 val)
1981 {
1982 	le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(3));
1983 }
1984 
1985 static inline void SET_LPS_PARM_LASTRPWM(void *h2c, u32 val)
1986 {
1987 	le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(15, 8));
1988 }
1989 
1990 struct rtw89_h2c_lps_ch_info {
1991 	struct {
1992 		u8 pri_ch;
1993 		u8 central_ch;
1994 		u8 bw;
1995 		u8 band;
1996 	} __packed info[2];
1997 
1998 	__le32 mlo_dbcc_mode_lps;
1999 } __packed;
2000 
2001 struct rtw89_h2c_lps_ml_cmn_info {
2002 	u8 fmt_id;
2003 	u8 rfe_type;
2004 	u8 rsvd0[2];
2005 	__le32 mlo_dbcc_mode;
2006 	u8 central_ch[RTW89_PHY_NUM];
2007 	u8 pri_ch[RTW89_PHY_NUM];
2008 	u8 bw[RTW89_PHY_NUM];
2009 	u8 band[RTW89_PHY_NUM];
2010 	u8 bcn_rate_type[RTW89_PHY_NUM];
2011 	u8 rsvd1[2];
2012 	__le16 tia_gain[RTW89_PHY_NUM][TIA_GAIN_NUM];
2013 	u8 lna_gain[RTW89_PHY_NUM][LNA_GAIN_NUM];
2014 	u8 rsvd2[2];
2015 	u8 tia_lna_op1db[RTW89_PHY_NUM][LNA_GAIN_NUM + 1];
2016 	u8 lna_op1db[RTW89_PHY_NUM][LNA_GAIN_NUM];
2017 	u8 dup_bcn_ofst[RTW89_PHY_NUM];
2018 } __packed;
2019 
2020 #define BB_RX_GAIN_TB_RSSI_COMP_NUM 3
2021 #define BB_RX_GAIN_CCK_RPL_BIAS_COMP_NUM 2
2022 #define BB_GT2_GS_IDX_NUM 11
2023 #define BB_GT2_WB_GIDX_ELNA_NUM 16
2024 #define BB_GT2_G_ELNA_NUM 2
2025 
2026 enum rtw89_bb_link_rx_gain_table_type {
2027 	RTW89_BB_PS_LINK_RX_GAIN_TAB_BCN_PATH_A = 0x00,
2028 	RTW89_BB_PS_LINK_RX_GAIN_TAB_BCN_PATH_B = 0x01,
2029 	RTW89_BB_PS_LINK_RX_GAIN_TAB_NOR_PATH_A = 0x02,
2030 	RTW89_BB_PS_LINK_RX_GAIN_TAB_NOR_PATH_B = 0x03,
2031 	RTW89_BB_PS_LINK_RX_GAIN_TAB_MAX,
2032 };
2033 
2034 enum rtw89_bb_ps_link_buf_id {
2035 	RTW89_BB_PS_LINK_BUF_0 = 0x00,
2036 	RTW89_BB_PS_LINK_BUF_1 = 0x01,
2037 	RTW89_BB_PS_LINK_BUF_2 = 0x02,
2038 	RTW89_BB_PS_LINK_BUF_MAX,
2039 };
2040 
2041 struct rtw89_bb_link_info_rx_gain {
2042 	u8 gain_ofst[RTW89_BB_PS_LINK_RX_GAIN_TAB_MAX];
2043 	__le16 rpl_bias_comp[RTW89_BB_PS_LINK_RX_GAIN_TAB_MAX];
2044 	u8 tb_rssi_m_bias_comp[RTW89_BB_PS_LINK_RX_GAIN_TAB_MAX]
2045 			      [BB_RX_GAIN_TB_RSSI_COMP_NUM];
2046 	u8 cck_gain_ofst[RTW89_BB_PS_LINK_RX_GAIN_TAB_MAX];
2047 	u8 cck_rpl_bias_comp[RTW89_BB_PS_LINK_RX_GAIN_TAB_MAX]
2048 			    [BB_RX_GAIN_CCK_RPL_BIAS_COMP_NUM];
2049 	u8 gain_err_lna[RTW89_BB_PS_LINK_RX_GAIN_TAB_MAX][LNA_GAIN_NUM];
2050 	__le16 gain_err_tia[RTW89_BB_PS_LINK_RX_GAIN_TAB_MAX][TIA_GAIN_NUM];
2051 	u8 op1db_lna[RTW89_BB_PS_LINK_RX_GAIN_TAB_MAX][LNA_GAIN_NUM];
2052 	u8 op1db_tia[RTW89_BB_PS_LINK_RX_GAIN_TAB_MAX][TIA_LNA_OP1DB_NUM];
2053 	struct {
2054 		u8 _20M[RTW89_BW20_SC_20M];
2055 		u8 _40M[RTW89_BW20_SC_40M];
2056 		u8 _80M[RTW89_BW20_SC_80M];
2057 		u8 _160M[RTW89_BW20_SC_160M];
2058 	} rpl_bias_comp_bw[RTW89_BB_PS_LINK_RX_GAIN_TAB_MAX];
2059 	u8 wb_gs[RTW89_BB_PS_LINK_RX_GAIN_TAB_MAX][BB_GT2_GS_IDX_NUM];
2060 	u8 bypass_lna[RTW89_BB_PS_LINK_RX_GAIN_TAB_MAX][LNA_GAIN_NUM];
2061 	u8 wb_lna_tia[RTW89_BB_PS_LINK_RX_GAIN_TAB_MAX][BB_GT2_WB_GIDX_ELNA_NUM];
2062 	u8 wb_g_elna[RTW89_BB_PS_LINK_RX_GAIN_TAB_MAX][BB_GT2_G_ELNA_NUM];
2063 } __packed;
2064 
2065 struct rtw89_h2c_lps_ml_cmn_info_v1 {
2066 	u8 fmt_id;
2067 	u8 rfe_type;
2068 	u8 rssi_main;
2069 	u8 rsvd0;
2070 	__le32 mlo_dbcc_mode;
2071 	u8 link_id[RTW89_BB_PS_LINK_BUF_MAX];
2072 	u8 central_ch[RTW89_BB_PS_LINK_BUF_MAX];
2073 	u8 pri_ch[RTW89_BB_PS_LINK_BUF_MAX];
2074 	u8 bw[RTW89_BB_PS_LINK_BUF_MAX];
2075 	u8 band[RTW89_BB_PS_LINK_BUF_MAX];
2076 	u8 dup_bcn_ofst[RTW89_BB_PS_LINK_BUF_MAX];
2077 	struct rtw89_bb_link_info_rx_gain rx_gain[RTW89_BB_PS_LINK_BUF_MAX];
2078 } __packed;
2079 
2080 struct rtw89_h2c_trig_cpu_except {
2081 	__le32 w0;
2082 } __packed;
2083 
2084 #define RTW89_H2C_CPU_EXCEPTION_TYPE GENMASK(31, 0)
2085 
2086 static inline void RTW89_SET_FWCMD_PKT_DROP_SEL(void *cmd, u32 val)
2087 {
2088 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0));
2089 }
2090 
2091 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID(void *cmd, u32 val)
2092 {
2093 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
2094 }
2095 
2096 static inline void RTW89_SET_FWCMD_PKT_DROP_BAND(void *cmd, u32 val)
2097 {
2098 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
2099 }
2100 
2101 static inline void RTW89_SET_FWCMD_PKT_DROP_PORT(void *cmd, u32 val)
2102 {
2103 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
2104 }
2105 
2106 static inline void RTW89_SET_FWCMD_PKT_DROP_MBSSID(void *cmd, u32 val)
2107 {
2108 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(7, 0));
2109 }
2110 
2111 static inline void RTW89_SET_FWCMD_PKT_DROP_ROLE_A_INFO_TF_TRS(void *cmd, u32 val)
2112 {
2113 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(15, 8));
2114 }
2115 
2116 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_0(void *cmd, u32 val)
2117 {
2118 	le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0));
2119 }
2120 
2121 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_1(void *cmd, u32 val)
2122 {
2123 	le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(31, 0));
2124 }
2125 
2126 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_2(void *cmd, u32 val)
2127 {
2128 	le32p_replace_bits((__le32 *)cmd + 4, val, GENMASK(31, 0));
2129 }
2130 
2131 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_3(void *cmd, u32 val)
2132 {
2133 	le32p_replace_bits((__le32 *)cmd + 5, val, GENMASK(31, 0));
2134 }
2135 
2136 static inline void RTW89_SET_KEEP_ALIVE_ENABLE(void *h2c, u32 val)
2137 {
2138 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(1, 0));
2139 }
2140 
2141 static inline void RTW89_SET_KEEP_ALIVE_PKT_NULL_ID(void *h2c, u32 val)
2142 {
2143 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
2144 }
2145 
2146 static inline void RTW89_SET_KEEP_ALIVE_PERIOD(void *h2c, u32 val)
2147 {
2148 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(24, 16));
2149 }
2150 
2151 static inline void RTW89_SET_KEEP_ALIVE_MACID(void *h2c, u32 val)
2152 {
2153 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
2154 }
2155 
2156 static inline void RTW89_SET_DISCONNECT_DETECT_ENABLE(void *h2c, u32 val)
2157 {
2158 	le32p_replace_bits((__le32 *)h2c, val, BIT(0));
2159 }
2160 
2161 static inline void RTW89_SET_DISCONNECT_DETECT_TRYOK_BCNFAIL_COUNT_EN(void *h2c, u32 val)
2162 {
2163 	le32p_replace_bits((__le32 *)h2c, val, BIT(1));
2164 }
2165 
2166 static inline void RTW89_SET_DISCONNECT_DETECT_DISCONNECT(void *h2c, u32 val)
2167 {
2168 	le32p_replace_bits((__le32 *)h2c, val, BIT(2));
2169 }
2170 
2171 static inline void RTW89_SET_DISCONNECT_DETECT_MAC_ID(void *h2c, u32 val)
2172 {
2173 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
2174 }
2175 
2176 static inline void RTW89_SET_DISCONNECT_DETECT_CHECK_PERIOD(void *h2c, u32 val)
2177 {
2178 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 16));
2179 }
2180 
2181 static inline void RTW89_SET_DISCONNECT_DETECT_TRY_PKT_COUNT(void *h2c, u32 val)
2182 {
2183 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
2184 }
2185 
2186 static inline void RTW89_SET_DISCONNECT_DETECT_TRYOK_BCNFAIL_COUNT_LIMIT(void *h2c, u32 val)
2187 {
2188 	le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(7, 0));
2189 }
2190 
2191 struct rtw89_h2c_wow_global {
2192 	__le32 w0;
2193 	struct rtw89_wow_key_info key_info;
2194 } __packed;
2195 
2196 #define RTW89_H2C_WOW_GLOBAL_W0_ENABLE BIT(0)
2197 #define RTW89_H2C_WOW_GLOBAL_W0_DROP_ALL_PKT BIT(1)
2198 #define RTW89_H2C_WOW_GLOBAL_W0_RX_PARSE_AFTER_WAKE BIT(2)
2199 #define RTW89_H2C_WOW_GLOBAL_W0_WAKE_BAR_PULLED BIT(3)
2200 #define RTW89_H2C_WOW_GLOBAL_W0_MAC_ID GENMASK(15, 8)
2201 #define RTW89_H2C_WOW_GLOBAL_W0_PAIRWISE_SEC_ALGO GENMASK(23, 16)
2202 #define RTW89_H2C_WOW_GLOBAL_W0_GROUP_SEC_ALGO GENMASK(31, 24)
2203 
2204 #define RTW89_MAX_SUPPORT_NL_NUM	16
2205 struct rtw89_h2c_cfg_nlo {
2206 	__le32 w0;
2207 	u8 nlo_cnt;
2208 	u8 rsvd[3];
2209 	__le32 patterncheck;
2210 	__le32 rsvd1;
2211 	__le32 rsvd2;
2212 	u8 ssid_len[RTW89_MAX_SUPPORT_NL_NUM];
2213 	u8 chiper[RTW89_MAX_SUPPORT_NL_NUM];
2214 	u8 rsvd3[24];
2215 	u8 ssid[RTW89_MAX_SUPPORT_NL_NUM][IEEE80211_MAX_SSID_LEN];
2216 } __packed;
2217 
2218 #define RTW89_H2C_NLO_W0_ENABLE BIT(0)
2219 #define RTW89_H2C_NLO_W0_IGNORE_CIPHER BIT(2)
2220 #define RTW89_H2C_NLO_W0_MACID GENMASK(31, 24)
2221 
2222 struct rtw89_h2c_wow_wakeup_ctrl {
2223 	__le32 w0;
2224 } __packed;
2225 
2226 #define RTW89_H2C_WOW_WAKEUP_CTRL_W0_PATTERN_MATCH_ENABLE BIT(0)
2227 #define RTW89_H2C_WOW_WAKEUP_CTRL_W0_MAGIC_ENABLE BIT(1)
2228 #define RTW89_H2C_WOW_WAKEUP_CTRL_W0_HW_UNICAST_ENABLE BIT(2)
2229 #define RTW89_H2C_WOW_WAKEUP_CTRL_W0_FW_UNICAST_ENABLE BIT(3)
2230 #define RTW89_H2C_WOW_WAKEUP_CTRL_W0_DEAUTH_ENABLE BIT(4)
2231 #define RTW89_H2C_WOW_WAKEUP_CTRL_W0_REKEYP_ENABLE BIT(5)
2232 #define RTW89_H2C_WOW_WAKEUP_CTRL_W0_EAP_ENABLE BIT(6)
2233 #define RTW89_H2C_WOW_WAKEUP_CTRL_W0_ALL_DATA_ENABLE BIT(7)
2234 #define RTW89_H2C_WOW_WAKEUP_CTRL_W0_MAGIC_MLD_ENABLE BIT(8)
2235 #define RTW89_H2C_WOW_WAKEUP_CTRL_W0_MAC_ID_EXT GENMASK(23, 16)
2236 #define RTW89_H2C_WOW_WAKEUP_CTRL_W0_MAC_ID GENMASK(31, 24)
2237 
2238 struct rtw89_h2c_wow_cam_update {
2239 	__le32 w0;
2240 	__le32 wkfm0;
2241 	__le32 wkfm1;
2242 	__le32 wkfm2;
2243 	__le32 wkfm3;
2244 	__le32 w5;
2245 } __packed;
2246 
2247 #define RTW89_H2C_WOW_CAM_UPD_W0_R_W BIT(0)
2248 #define RTW89_H2C_WOW_CAM_UPD_W0_IDX GENMASK(7, 1)
2249 #define RTW89_H2C_WOW_CAM_UPD_WKFM0 GENMASK(31, 0)
2250 #define RTW89_H2C_WOW_CAM_UPD_WKFM1 GENMASK(31, 0)
2251 #define RTW89_H2C_WOW_CAM_UPD_WKFM2 GENMASK(31, 0)
2252 #define RTW89_H2C_WOW_CAM_UPD_WKFM3 GENMASK(31, 0)
2253 #define RTW89_H2C_WOW_CAM_UPD_W5_CRC GENMASK(15, 0)
2254 #define RTW89_H2C_WOW_CAM_UPD_W5_NEGATIVE_PATTERN_MATCH BIT(22)
2255 #define RTW89_H2C_WOW_CAM_UPD_W5_SKIP_MAC_HDR BIT(23)
2256 #define RTW89_H2C_WOW_CAM_UPD_W5_UC BIT(24)
2257 #define RTW89_H2C_WOW_CAM_UPD_W5_MC BIT(25)
2258 #define RTW89_H2C_WOW_CAM_UPD_W5_BC BIT(26)
2259 #define RTW89_H2C_WOW_CAM_UPD_W5_VALID BIT(31)
2260 
2261 struct rtw89_h2c_wow_payload_cam_update {
2262 	__le32 w0;
2263 	__le32 wkfm0;
2264 	__le32 wkfm1;
2265 	__le32 wkfm2;
2266 	__le32 wkfm3;
2267 	__le32 w5;
2268 	__le32 w6;
2269 	__le32 w7;
2270 	__le32 w8;
2271 } __packed;
2272 
2273 #define RTW89_H2C_WOW_PLD_CAM_UPD_W0_R_W BIT(0)
2274 #define RTW89_H2C_WOW_PLD_CAM_UPD_W0_IDX GENMASK(7, 1)
2275 #define RTW89_H2C_WOW_PLD_CAM_UPD_WKFM0 GENMASK(31, 0)
2276 #define RTW89_H2C_WOW_PLD_CAM_UPD_WKFM1 GENMASK(31, 0)
2277 #define RTW89_H2C_WOW_PLD_CAM_UPD_WKFM2 GENMASK(31, 0)
2278 #define RTW89_H2C_WOW_PLD_CAM_UPD_WKFM3 GENMASK(31, 0)
2279 #define RTW89_H2C_WOW_PLD_CAM_UPD_W5_UC BIT(0)
2280 #define RTW89_H2C_WOW_PLD_CAM_UPD_W5_MC BIT(1)
2281 #define RTW89_H2C_WOW_PLD_CAM_UPD_W5_BC BIT(2)
2282 #define RTW89_H2C_WOW_PLD_CAM_UPD_W5_SKIP_MAC_HDR BIT(7)
2283 #define RTW89_H2C_WOW_PLD_CAM_UPD_W6_CRC GENMASK(15, 0)
2284 #define RTW89_H2C_WOW_PLD_CAM_UPD_W7_NEGATIVE_PATTERN_MATCH BIT(0)
2285 #define RTW89_H2C_WOW_PLD_CAM_UPD_W8_VALID BIT(0)
2286 #define RTW89_H2C_WOW_PLD_CAM_UPD_W8_WOW_PTR BIT(1)
2287 
2288 struct rtw89_h2c_wow_gtk_ofld {
2289 	__le32 w0;
2290 	__le32 w1;
2291 	struct rtw89_wow_gtk_info gtk_info;
2292 } __packed;
2293 
2294 #define RTW89_H2C_WOW_GTK_OFLD_W0_EN BIT(0)
2295 #define RTW89_H2C_WOW_GTK_OFLD_W0_TKIP_EN BIT(1)
2296 #define RTW89_H2C_WOW_GTK_OFLD_W0_IEEE80211W_EN BIT(2)
2297 #define RTW89_H2C_WOW_GTK_OFLD_W0_PAIRWISE_WAKEUP BIT(3)
2298 #define RTW89_H2C_WOW_GTK_OFLD_W0_NOREKEY_WAKEUP BIT(4)
2299 #define RTW89_H2C_WOW_GTK_OFLD_W0_MAC_ID GENMASK(23, 16)
2300 #define RTW89_H2C_WOW_GTK_OFLD_W0_GTK_RSP_ID GENMASK(31, 24)
2301 #define RTW89_H2C_WOW_GTK_OFLD_W1_PMF_SA_QUERY_ID GENMASK(7, 0)
2302 #define RTW89_H2C_WOW_GTK_OFLD_W1_PMF_BIP_SEC_ALGO GENMASK(9, 8)
2303 #define RTW89_H2C_WOW_GTK_OFLD_W1_ALGO_AKM_SUIT GENMASK(17, 10)
2304 
2305 struct rtw89_h2c_arp_offload {
2306 	__le32 w0;
2307 	__le32 w1;
2308 } __packed;
2309 
2310 #define RTW89_H2C_ARP_OFFLOAD_W0_ENABLE BIT(0)
2311 #define RTW89_H2C_ARP_OFFLOAD_W0_ACTION BIT(1)
2312 #define RTW89_H2C_ARP_OFFLOAD_W0_MACID GENMASK(23, 16)
2313 #define RTW89_H2C_ARP_OFFLOAD_W0_PKT_ID GENMASK(31, 24)
2314 #define RTW89_H2C_ARP_OFFLOAD_W1_CONTENT GENMASK(31, 0)
2315 
2316 enum rtw89_btc_btf_h2c_class {
2317 	BTFC_SET = 0x10,
2318 	BTFC_GET = 0x11,
2319 	BTFC_FW_EVENT = 0x12,
2320 };
2321 
2322 enum rtw89_btc_btf_set {
2323 	SET_REPORT_EN = 0x0,
2324 	SET_SLOT_TABLE,
2325 	SET_MREG_TABLE,
2326 	SET_CX_POLICY,
2327 	SET_GPIO_DBG,
2328 	SET_DRV_INFO,
2329 	SET_DRV_EVENT,
2330 	SET_BT_WREG_ADDR,
2331 	SET_BT_WREG_VAL,
2332 	SET_BT_RREG_ADDR,
2333 	SET_BT_WL_CH_INFO,
2334 	SET_BT_INFO_REPORT,
2335 	SET_BT_IGNORE_WLAN_ACT,
2336 	SET_BT_TX_PWR,
2337 	SET_BT_LNA_CONSTRAIN,
2338 	SET_BT_QUERY_DEV_LIST,
2339 	SET_BT_QUERY_DEV_INFO,
2340 	SET_BT_PSD_REPORT,
2341 	SET_H2C_TEST,
2342 	SET_IOFLD_RF,
2343 	SET_IOFLD_BB,
2344 	SET_IOFLD_MAC,
2345 	SET_IOFLD_SCBD,
2346 	SET_H2C_MACRO,
2347 	SET_MAX1,
2348 };
2349 
2350 enum rtw89_btc_cxdrvinfo {
2351 	CXDRVINFO_INIT = 0,
2352 	CXDRVINFO_ROLE,
2353 	CXDRVINFO_DBCC,
2354 	CXDRVINFO_SMAP,
2355 	CXDRVINFO_RFK,
2356 	CXDRVINFO_RUN,
2357 	CXDRVINFO_CTRL,
2358 	CXDRVINFO_SCAN,
2359 	CXDRVINFO_TRX,  /* WL traffic to WL fw */
2360 	CXDRVINFO_TXPWR,
2361 	CXDRVINFO_FDDT,
2362 	CXDRVINFO_MLO,
2363 	CXDRVINFO_OSI,
2364 	CXDRVINFO_MAX,
2365 };
2366 
2367 enum rtw89_scan_mode {
2368 	RTW89_SCAN_IMMEDIATE,
2369 	RTW89_SCAN_DELAY,
2370 };
2371 
2372 enum rtw89_scan_type {
2373 	RTW89_SCAN_ONCE,
2374 	RTW89_SCAN_NORMAL,
2375 	RTW89_SCAN_NORMAL_SLOW,
2376 	RTW89_SCAN_SEAMLESS,
2377 	RTW89_SCAN_MAX,
2378 };
2379 
2380 static inline void RTW89_SET_FWCMD_CXHDR_TYPE(void *cmd, u8 val)
2381 {
2382 	u8p_replace_bits((u8 *)(cmd) + 0, val, GENMASK(7, 0));
2383 }
2384 
2385 static inline void RTW89_SET_FWCMD_CXHDR_LEN(void *cmd, u8 val)
2386 {
2387 	u8p_replace_bits((u8 *)(cmd) + 1, val, GENMASK(7, 0));
2388 }
2389 
2390 struct rtw89_h2c_cxhdr {
2391 	u8 type;
2392 	u8 len;
2393 } __packed;
2394 
2395 struct rtw89_h2c_cxhdr_v7 {
2396 	u8 type;
2397 	u8 ver;
2398 	u8 len;
2399 } __packed;
2400 
2401 struct rtw89_h2c_cxctrl_v7 {
2402 	struct rtw89_h2c_cxhdr_v7 hdr;
2403 	struct rtw89_btc_ctrl_v7 ctrl;
2404 } __packed;
2405 
2406 #define H2C_LEN_CXDRVHDR sizeof(struct rtw89_h2c_cxhdr)
2407 #define H2C_LEN_CXDRVHDR_V7 sizeof(struct rtw89_h2c_cxhdr_v7)
2408 
2409 struct rtw89_btc_wl_role_info_v7_u8 {
2410 	u8 connect_cnt;
2411 	u8 link_mode;
2412 	u8 link_mode_chg;
2413 	u8 p2p_2g;
2414 
2415 	struct rtw89_btc_wl_active_role_v7 active_role[RTW89_BE_BTC_WL_MAX_ROLE_NUMBER];
2416 } __packed;
2417 
2418 struct rtw89_btc_wl_role_info_v7_u32 {
2419 	__le32 role_map;
2420 	__le32 mrole_type;
2421 	__le32 mrole_noa_duration;
2422 	__le32 dbcc_en;
2423 	__le32 dbcc_chg;
2424 	__le32 dbcc_2g_phy;
2425 } __packed;
2426 
2427 struct rtw89_h2c_cxrole_v7 {
2428 	struct rtw89_h2c_cxhdr_v7 hdr;
2429 	struct rtw89_btc_wl_role_info_v7_u8 _u8;
2430 	struct rtw89_btc_wl_role_info_v7_u32 _u32;
2431 } __packed;
2432 
2433 struct rtw89_btc_wl_role_info_v8_u8 {
2434 	u8 connect_cnt;
2435 	u8 link_mode;
2436 	u8 link_mode_chg;
2437 	u8 p2p_2g;
2438 
2439 	u8 pta_req_band;
2440 	u8 dbcc_en;
2441 	u8 dbcc_chg;
2442 	u8 dbcc_2g_phy;
2443 
2444 	struct rtw89_btc_wl_rlink rlink[RTW89_BE_BTC_WL_MAX_ROLE_NUMBER][RTW89_MAC_NUM];
2445 } __packed;
2446 
2447 struct rtw89_btc_wl_role_info_v8_u32 {
2448 	__le32 role_map;
2449 	__le32 mrole_type;
2450 	__le32 mrole_noa_duration;
2451 } __packed;
2452 
2453 struct rtw89_h2c_cxrole_v8 {
2454 	struct rtw89_h2c_cxhdr_v7 hdr;
2455 	struct rtw89_btc_wl_role_info_v8_u8 _u8;
2456 	struct rtw89_btc_wl_role_info_v8_u32 _u32;
2457 } __packed;
2458 
2459 struct rtw89_h2c_cxosi {
2460 	struct rtw89_h2c_cxhdr_v7 hdr;
2461 	struct rtw89_btc_fbtc_outsrc_set_info osi;
2462 } __packed;
2463 
2464 struct rtw89_h2c_cxinit {
2465 	struct rtw89_h2c_cxhdr hdr;
2466 	u8 ant_type;
2467 	u8 ant_num;
2468 	u8 ant_iso;
2469 	u8 ant_info;
2470 	u8 mod_rfe;
2471 	u8 mod_cv;
2472 	u8 mod_info;
2473 	u8 mod_adie_kt;
2474 	u8 wl_gch;
2475 	u8 info;
2476 	u8 rsvd;
2477 	u8 rsvd1;
2478 } __packed;
2479 
2480 #define RTW89_H2C_CXINIT_ANT_INFO_POS BIT(0)
2481 #define RTW89_H2C_CXINIT_ANT_INFO_DIVERSITY BIT(1)
2482 #define RTW89_H2C_CXINIT_ANT_INFO_BTG_POS GENMASK(3, 2)
2483 #define RTW89_H2C_CXINIT_ANT_INFO_STREAM_CNT GENMASK(7, 4)
2484 
2485 #define RTW89_H2C_CXINIT_MOD_INFO_BT_SOLO BIT(0)
2486 #define RTW89_H2C_CXINIT_MOD_INFO_BT_POS BIT(1)
2487 #define RTW89_H2C_CXINIT_MOD_INFO_SW_TYPE BIT(2)
2488 #define RTW89_H2C_CXINIT_MOD_INFO_WA_TYPE GENMASK(5, 3)
2489 
2490 #define RTW89_H2C_CXINIT_INFO_WL_ONLY BIT(0)
2491 #define RTW89_H2C_CXINIT_INFO_WL_INITOK BIT(1)
2492 #define RTW89_H2C_CXINIT_INFO_DBCC_EN BIT(2)
2493 #define RTW89_H2C_CXINIT_INFO_CX_OTHER BIT(3)
2494 #define RTW89_H2C_CXINIT_INFO_BT_ONLY BIT(4)
2495 
2496 struct rtw89_h2c_cxinit_v7 {
2497 	struct rtw89_h2c_cxhdr_v7 hdr;
2498 	struct rtw89_btc_init_info_v7 init;
2499 } __packed;
2500 
2501 static inline void RTW89_SET_FWCMD_CXROLE_CONNECT_CNT(void *cmd, u8 val)
2502 {
2503 	u8p_replace_bits((u8 *)(cmd) + 2, val, GENMASK(7, 0));
2504 }
2505 
2506 static inline void RTW89_SET_FWCMD_CXROLE_LINK_MODE(void *cmd, u8 val)
2507 {
2508 	u8p_replace_bits((u8 *)(cmd) + 3, val, GENMASK(7, 0));
2509 }
2510 
2511 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_NONE(void *cmd, u16 val)
2512 {
2513 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(0));
2514 }
2515 
2516 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_STA(void *cmd, u16 val)
2517 {
2518 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(1));
2519 }
2520 
2521 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_AP(void *cmd, u16 val)
2522 {
2523 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(2));
2524 }
2525 
2526 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_VAP(void *cmd, u16 val)
2527 {
2528 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(3));
2529 }
2530 
2531 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_ADHOC(void *cmd, u16 val)
2532 {
2533 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(4));
2534 }
2535 
2536 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_ADHOC_MASTER(void *cmd, u16 val)
2537 {
2538 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(5));
2539 }
2540 
2541 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_MESH(void *cmd, u16 val)
2542 {
2543 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(6));
2544 }
2545 
2546 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_MONITOR(void *cmd, u16 val)
2547 {
2548 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(7));
2549 }
2550 
2551 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_P2P_DEV(void *cmd, u16 val)
2552 {
2553 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(8));
2554 }
2555 
2556 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_P2P_GC(void *cmd, u16 val)
2557 {
2558 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(9));
2559 }
2560 
2561 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_P2P_GO(void *cmd, u16 val)
2562 {
2563 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(10));
2564 }
2565 
2566 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_NAN(void *cmd, u16 val)
2567 {
2568 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(11));
2569 }
2570 
2571 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CONNECTED(void *cmd, u8 val, int n, u8 offset)
2572 {
2573 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(0));
2574 }
2575 
2576 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PID(void *cmd, u8 val, int n, u8 offset)
2577 {
2578 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(3, 1));
2579 }
2580 
2581 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PHY(void *cmd, u8 val, int n, u8 offset)
2582 {
2583 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(4));
2584 }
2585 
2586 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA(void *cmd, u8 val, int n, u8 offset)
2587 {
2588 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(5));
2589 }
2590 
2591 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BAND(void *cmd, u8 val, int n, u8 offset)
2592 {
2593 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(7, 6));
2594 }
2595 
2596 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CLIENT_PS(void *cmd, u8 val, int n, u8 offset)
2597 {
2598 	u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, BIT(0));
2599 }
2600 
2601 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BW(void *cmd, u8 val, int n, u8 offset)
2602 {
2603 	u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, GENMASK(7, 1));
2604 }
2605 
2606 static inline void RTW89_SET_FWCMD_CXROLE_ACT_ROLE(void *cmd, u8 val, int n, u8 offset)
2607 {
2608 	u8p_replace_bits((u8 *)cmd + (8 + (12 + offset) * n), val, GENMASK(7, 0));
2609 }
2610 
2611 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CH(void *cmd, u8 val, int n, u8 offset)
2612 {
2613 	u8p_replace_bits((u8 *)cmd + (9 + (12 + offset) * n), val, GENMASK(7, 0));
2614 }
2615 
2616 static inline void RTW89_SET_FWCMD_CXROLE_ACT_TX_LVL(void *cmd, u16 val, int n, u8 offset)
2617 {
2618 	le16p_replace_bits((__le16 *)((u8 *)cmd + (10 + (12 + offset) * n)), val, GENMASK(15, 0));
2619 }
2620 
2621 static inline void RTW89_SET_FWCMD_CXROLE_ACT_RX_LVL(void *cmd, u16 val, int n, u8 offset)
2622 {
2623 	le16p_replace_bits((__le16 *)((u8 *)cmd + (12 + (12 + offset) * n)), val, GENMASK(15, 0));
2624 }
2625 
2626 static inline void RTW89_SET_FWCMD_CXROLE_ACT_TX_RATE(void *cmd, u16 val, int n, u8 offset)
2627 {
2628 	le16p_replace_bits((__le16 *)((u8 *)cmd + (14 + (12 + offset) * n)), val, GENMASK(15, 0));
2629 }
2630 
2631 static inline void RTW89_SET_FWCMD_CXROLE_ACT_RX_RATE(void *cmd, u16 val, int n, u8 offset)
2632 {
2633 	le16p_replace_bits((__le16 *)((u8 *)cmd + (16 + (12 + offset) * n)), val, GENMASK(15, 0));
2634 }
2635 
2636 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA_DUR(void *cmd, u32 val, int n, u8 offset)
2637 {
2638 	le32p_replace_bits((__le32 *)((u8 *)cmd + (20 + (12 + offset) * n)), val, GENMASK(31, 0));
2639 }
2640 
2641 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CONNECTED_V2(void *cmd, u8 val, int n, u8 offset)
2642 {
2643 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(0));
2644 }
2645 
2646 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PID_V2(void *cmd, u8 val, int n, u8 offset)
2647 {
2648 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(3, 1));
2649 }
2650 
2651 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PHY_V2(void *cmd, u8 val, int n, u8 offset)
2652 {
2653 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(4));
2654 }
2655 
2656 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA_V2(void *cmd, u8 val, int n, u8 offset)
2657 {
2658 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(5));
2659 }
2660 
2661 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BAND_V2(void *cmd, u8 val, int n, u8 offset)
2662 {
2663 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(7, 6));
2664 }
2665 
2666 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CLIENT_PS_V2(void *cmd, u8 val, int n, u8 offset)
2667 {
2668 	u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, BIT(0));
2669 }
2670 
2671 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BW_V2(void *cmd, u8 val, int n, u8 offset)
2672 {
2673 	u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, GENMASK(7, 1));
2674 }
2675 
2676 static inline void RTW89_SET_FWCMD_CXROLE_ACT_ROLE_V2(void *cmd, u8 val, int n, u8 offset)
2677 {
2678 	u8p_replace_bits((u8 *)cmd + (8 + (12 + offset) * n), val, GENMASK(7, 0));
2679 }
2680 
2681 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CH_V2(void *cmd, u8 val, int n, u8 offset)
2682 {
2683 	u8p_replace_bits((u8 *)cmd + (9 + (12 + offset) * n), val, GENMASK(7, 0));
2684 }
2685 
2686 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA_DUR_V2(void *cmd, u32 val, int n, u8 offset)
2687 {
2688 	le32p_replace_bits((__le32 *)((u8 *)cmd + (10 + (12 + offset) * n)), val, GENMASK(31, 0));
2689 }
2690 
2691 static inline void RTW89_SET_FWCMD_CXROLE_MROLE_TYPE(void *cmd, u32 val, u8 offset)
2692 {
2693 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset), val, GENMASK(31, 0));
2694 }
2695 
2696 static inline void RTW89_SET_FWCMD_CXROLE_MROLE_NOA(void *cmd, u32 val, u8 offset)
2697 {
2698 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 4), val, GENMASK(31, 0));
2699 }
2700 
2701 static inline void RTW89_SET_FWCMD_CXROLE_DBCC_EN(void *cmd, u32 val, u8 offset)
2702 {
2703 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, BIT(0));
2704 }
2705 
2706 static inline void RTW89_SET_FWCMD_CXROLE_DBCC_CHG(void *cmd, u32 val, u8 offset)
2707 {
2708 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, BIT(1));
2709 }
2710 
2711 static inline void RTW89_SET_FWCMD_CXROLE_DBCC_2G_PHY(void *cmd, u32 val, u8 offset)
2712 {
2713 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, GENMASK(3, 2));
2714 }
2715 
2716 static inline void RTW89_SET_FWCMD_CXROLE_LINK_MODE_CHG(void *cmd, u32 val, u8 offset)
2717 {
2718 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, BIT(4));
2719 }
2720 
2721 static inline void RTW89_SET_FWCMD_CXCTRL_MANUAL(void *cmd, u32 val)
2722 {
2723 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, BIT(0));
2724 }
2725 
2726 static inline void RTW89_SET_FWCMD_CXCTRL_IGNORE_BT(void *cmd, u32 val)
2727 {
2728 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, BIT(1));
2729 }
2730 
2731 static inline void RTW89_SET_FWCMD_CXCTRL_ALWAYS_FREERUN(void *cmd, u32 val)
2732 {
2733 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, BIT(2));
2734 }
2735 
2736 static inline void RTW89_SET_FWCMD_CXCTRL_TRACE_STEP(void *cmd, u32 val)
2737 {
2738 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(18, 3));
2739 }
2740 
2741 static inline void RTW89_SET_FWCMD_CXTRX_TXLV(void *cmd, u8 val)
2742 {
2743 	u8p_replace_bits((u8 *)cmd + 2, val, GENMASK(7, 0));
2744 }
2745 
2746 static inline void RTW89_SET_FWCMD_CXTRX_RXLV(void *cmd, u8 val)
2747 {
2748 	u8p_replace_bits((u8 *)cmd + 3, val, GENMASK(7, 0));
2749 }
2750 
2751 static inline void RTW89_SET_FWCMD_CXTRX_WLRSSI(void *cmd, u8 val)
2752 {
2753 	u8p_replace_bits((u8 *)cmd + 4, val, GENMASK(7, 0));
2754 }
2755 
2756 static inline void RTW89_SET_FWCMD_CXTRX_BTRSSI(void *cmd, u8 val)
2757 {
2758 	u8p_replace_bits((u8 *)cmd + 5, val, GENMASK(7, 0));
2759 }
2760 
2761 static inline void RTW89_SET_FWCMD_CXTRX_TXPWR(void *cmd, s8 val)
2762 {
2763 	u8p_replace_bits((u8 *)cmd + 6, val, GENMASK(7, 0));
2764 }
2765 
2766 static inline void RTW89_SET_FWCMD_CXTRX_RXGAIN(void *cmd, s8 val)
2767 {
2768 	u8p_replace_bits((u8 *)cmd + 7, val, GENMASK(7, 0));
2769 }
2770 
2771 static inline void RTW89_SET_FWCMD_CXTRX_BTTXPWR(void *cmd, s8 val)
2772 {
2773 	u8p_replace_bits((u8 *)cmd + 8, val, GENMASK(7, 0));
2774 }
2775 
2776 static inline void RTW89_SET_FWCMD_CXTRX_BTRXGAIN(void *cmd, s8 val)
2777 {
2778 	u8p_replace_bits((u8 *)cmd + 9, val, GENMASK(7, 0));
2779 }
2780 
2781 static inline void RTW89_SET_FWCMD_CXTRX_CN(void *cmd, u8 val)
2782 {
2783 	u8p_replace_bits((u8 *)cmd + 10, val, GENMASK(7, 0));
2784 }
2785 
2786 static inline void RTW89_SET_FWCMD_CXTRX_NHM(void *cmd, s8 val)
2787 {
2788 	u8p_replace_bits((u8 *)cmd + 11, val, GENMASK(7, 0));
2789 }
2790 
2791 static inline void RTW89_SET_FWCMD_CXTRX_BTPROFILE(void *cmd, u8 val)
2792 {
2793 	u8p_replace_bits((u8 *)cmd + 12, val, GENMASK(7, 0));
2794 }
2795 
2796 static inline void RTW89_SET_FWCMD_CXTRX_RSVD2(void *cmd, u8 val)
2797 {
2798 	u8p_replace_bits((u8 *)cmd + 13, val, GENMASK(7, 0));
2799 }
2800 
2801 static inline void RTW89_SET_FWCMD_CXTRX_TXRATE(void *cmd, u16 val)
2802 {
2803 	le16p_replace_bits((__le16 *)((u8 *)cmd + 14), val, GENMASK(15, 0));
2804 }
2805 
2806 static inline void RTW89_SET_FWCMD_CXTRX_RXRATE(void *cmd, u16 val)
2807 {
2808 	le16p_replace_bits((__le16 *)((u8 *)cmd + 16), val, GENMASK(15, 0));
2809 }
2810 
2811 static inline void RTW89_SET_FWCMD_CXTRX_TXTP(void *cmd, u32 val)
2812 {
2813 	le32p_replace_bits((__le32 *)((u8 *)cmd + 18), val, GENMASK(31, 0));
2814 }
2815 
2816 static inline void RTW89_SET_FWCMD_CXTRX_RXTP(void *cmd, u32 val)
2817 {
2818 	le32p_replace_bits((__le32 *)((u8 *)cmd + 22), val, GENMASK(31, 0));
2819 }
2820 
2821 static inline void RTW89_SET_FWCMD_CXTRX_RXERRRA(void *cmd, u32 val)
2822 {
2823 	le32p_replace_bits((__le32 *)((u8 *)cmd + 26), val, GENMASK(31, 0));
2824 }
2825 
2826 static inline void RTW89_SET_FWCMD_CXRFK_STATE(void *cmd, u32 val)
2827 {
2828 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(1, 0));
2829 }
2830 
2831 static inline void RTW89_SET_FWCMD_CXRFK_PATH_MAP(void *cmd, u32 val)
2832 {
2833 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(5, 2));
2834 }
2835 
2836 static inline void RTW89_SET_FWCMD_CXRFK_PHY_MAP(void *cmd, u32 val)
2837 {
2838 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(7, 6));
2839 }
2840 
2841 static inline void RTW89_SET_FWCMD_CXRFK_BAND(void *cmd, u32 val)
2842 {
2843 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(9, 8));
2844 }
2845 
2846 static inline void RTW89_SET_FWCMD_CXRFK_TYPE(void *cmd, u32 val)
2847 {
2848 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(17, 10));
2849 }
2850 
2851 static inline void RTW89_SET_FWCMD_PACKET_OFLD_PKT_IDX(void *cmd, u32 val)
2852 {
2853 	le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(7, 0));
2854 }
2855 
2856 static inline void RTW89_SET_FWCMD_PACKET_OFLD_PKT_OP(void *cmd, u32 val)
2857 {
2858 	le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(10, 8));
2859 }
2860 
2861 static inline void RTW89_SET_FWCMD_PACKET_OFLD_PKT_LENGTH(void *cmd, u32 val)
2862 {
2863 	le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(31, 16));
2864 }
2865 
2866 struct rtw89_h2c_chinfo_elem {
2867 	__le32 w0;
2868 	__le32 w1;
2869 	__le32 w2;
2870 	__le32 w3;
2871 	__le32 w4;
2872 	__le32 w5;
2873 	__le32 w6;
2874 } __packed;
2875 
2876 #define RTW89_H2C_CHINFO_W0_PERIOD GENMASK(7, 0)
2877 #define RTW89_H2C_CHINFO_W0_DWELL GENMASK(15, 8)
2878 #define RTW89_H2C_CHINFO_W0_CENTER_CH GENMASK(23, 16)
2879 #define RTW89_H2C_CHINFO_W0_PRI_CH GENMASK(31, 24)
2880 #define RTW89_H2C_CHINFO_W1_BW GENMASK(2, 0)
2881 #define RTW89_H2C_CHINFO_W1_ACTION GENMASK(7, 3)
2882 #define RTW89_H2C_CHINFO_W1_NUM_PKT GENMASK(11, 8)
2883 #define RTW89_H2C_CHINFO_W1_TX BIT(12)
2884 #define RTW89_H2C_CHINFO_W1_PAUSE_DATA BIT(13)
2885 #define RTW89_H2C_CHINFO_W1_BAND GENMASK(15, 14)
2886 #define RTW89_H2C_CHINFO_W1_PKT_ID GENMASK(23, 16)
2887 #define RTW89_H2C_CHINFO_W1_DFS BIT(24)
2888 #define RTW89_H2C_CHINFO_W1_TX_NULL BIT(25)
2889 #define RTW89_H2C_CHINFO_W1_RANDOM BIT(26)
2890 #define RTW89_H2C_CHINFO_W1_CFG_TX BIT(27)
2891 #define RTW89_H2C_CHINFO_W1_MACID_TX BIT(29)
2892 #define RTW89_H2C_CHINFO_W2_PKT0 GENMASK(7, 0)
2893 #define RTW89_H2C_CHINFO_W2_PKT1 GENMASK(15, 8)
2894 #define RTW89_H2C_CHINFO_W2_PKT2 GENMASK(23, 16)
2895 #define RTW89_H2C_CHINFO_W2_PKT3 GENMASK(31, 24)
2896 #define RTW89_H2C_CHINFO_W3_PKT4 GENMASK(7, 0)
2897 #define RTW89_H2C_CHINFO_W3_PKT5 GENMASK(15, 8)
2898 #define RTW89_H2C_CHINFO_W3_PKT6 GENMASK(23, 16)
2899 #define RTW89_H2C_CHINFO_W3_PKT7 GENMASK(31, 24)
2900 #define RTW89_H2C_CHINFO_W4_POWER_IDX GENMASK(15, 0)
2901 
2902 struct rtw89_h2c_chinfo_elem_be {
2903 	__le32 w0;
2904 	__le32 w1;
2905 	__le32 w2;
2906 	__le32 w3;
2907 	__le32 w4;
2908 	__le32 w5;
2909 	__le32 w6;
2910 	__le32 w7;
2911 } __packed;
2912 
2913 #define RTW89_H2C_CHINFO_BE_W0_PERIOD GENMASK(7, 0)
2914 #define RTW89_H2C_CHINFO_BE_W0_DWELL GENMASK(15, 8)
2915 #define RTW89_H2C_CHINFO_BE_W0_CENTER_CH GENMASK(23, 16)
2916 #define RTW89_H2C_CHINFO_BE_W0_PRI_CH GENMASK(31, 24)
2917 #define RTW89_H2C_CHINFO_BE_W1_BW GENMASK(2, 0)
2918 #define RTW89_H2C_CHINFO_BE_W1_CH_BAND GENMASK(4, 3)
2919 #define RTW89_H2C_CHINFO_BE_W1_DFS BIT(5)
2920 #define RTW89_H2C_CHINFO_BE_W1_PAUSE_DATA BIT(6)
2921 #define RTW89_H2C_CHINFO_BE_W1_TX_NULL BIT(7)
2922 #define RTW89_H2C_CHINFO_BE_W1_RANDOM BIT(8)
2923 #define RTW89_H2C_CHINFO_BE_W1_NOTIFY GENMASK(13, 9)
2924 #define RTW89_H2C_CHINFO_BE_W1_PROBE BIT(14)
2925 #define RTW89_H2C_CHINFO_BE_W1_EARLY_LEAVE_CRIT GENMASK(17, 15)
2926 #define RTW89_H2C_CHINFO_BE_W1_CHKPT_TIMER GENMASK(31, 24)
2927 #define RTW89_H2C_CHINFO_BE_W2_EARLY_LEAVE_TIME GENMASK(7, 0)
2928 #define RTW89_H2C_CHINFO_BE_W2_EARLY_LEAVE_TH GENMASK(15, 8)
2929 #define RTW89_H2C_CHINFO_BE_W2_TX_PKT_CTRL GENMASK(31, 16)
2930 #define RTW89_H2C_CHINFO_BE_W3_PKT0 GENMASK(7, 0)
2931 #define RTW89_H2C_CHINFO_BE_W3_PKT1 GENMASK(15, 8)
2932 #define RTW89_H2C_CHINFO_BE_W3_PKT2 GENMASK(23, 16)
2933 #define RTW89_H2C_CHINFO_BE_W3_PKT3 GENMASK(31, 24)
2934 #define RTW89_H2C_CHINFO_BE_W4_PKT4 GENMASK(7, 0)
2935 #define RTW89_H2C_CHINFO_BE_W4_PKT5 GENMASK(15, 8)
2936 #define RTW89_H2C_CHINFO_BE_W4_PKT6 GENMASK(23, 16)
2937 #define RTW89_H2C_CHINFO_BE_W4_PKT7 GENMASK(31, 24)
2938 #define RTW89_H2C_CHINFO_BE_W5_SW_DEF GENMASK(7, 0)
2939 #define RTW89_H2C_CHINFO_BE_W5_FW_PROBE0_SSIDS GENMASK(31, 16)
2940 #define RTW89_H2C_CHINFO_BE_W6_FW_PROBE0_SHORTSSIDS GENMASK(15, 0)
2941 #define RTW89_H2C_CHINFO_BE_W6_FW_PROBE0_BSSIDS GENMASK(31, 16)
2942 #define RTW89_H2C_CHINFO_BE_W7_PERIOD_V1 GENMASK(15, 0)
2943 
2944 struct rtw89_h2c_chinfo {
2945 	u8 ch_num;
2946 	u8 elem_size;
2947 	u8 arg;
2948 	u8 rsvd0;
2949 	struct rtw89_h2c_chinfo_elem elem[] __counted_by(ch_num);
2950 } __packed;
2951 
2952 struct rtw89_h2c_chinfo_be {
2953 	u8 ch_num;
2954 	u8 elem_size;
2955 	u8 arg;
2956 	u8 rsvd0;
2957 	struct rtw89_h2c_chinfo_elem_be elem[] __counted_by(ch_num);
2958 } __packed;
2959 
2960 #define RTW89_H2C_CHINFO_ARG_MAC_IDX_MASK BIT(0)
2961 #define RTW89_H2C_CHINFO_ARG_APPEND_MASK BIT(1)
2962 
2963 struct rtw89_h2c_scanofld {
2964 	__le32 w0;
2965 	__le32 w1;
2966 	__le32 w2;
2967 	__le32 tsf_high;
2968 	__le32 tsf_low;
2969 	__le32 w5;
2970 	__le32 w6;
2971 } __packed;
2972 
2973 #define RTW89_H2C_SCANOFLD_W0_MACID GENMASK(7, 0)
2974 #define RTW89_H2C_SCANOFLD_W0_NORM_CY GENMASK(15, 8)
2975 #define RTW89_H2C_SCANOFLD_W0_PORT_ID GENMASK(18, 16)
2976 #define RTW89_H2C_SCANOFLD_W0_BAND BIT(19)
2977 #define RTW89_H2C_SCANOFLD_W0_OPERATION GENMASK(21, 20)
2978 #define RTW89_H2C_SCANOFLD_W0_TARGET_CH_BAND GENMASK(23, 22)
2979 #define RTW89_H2C_SCANOFLD_W1_NOTIFY_END BIT(0)
2980 #define RTW89_H2C_SCANOFLD_W1_TARGET_CH_MODE BIT(1)
2981 #define RTW89_H2C_SCANOFLD_W1_START_MODE BIT(2)
2982 #define RTW89_H2C_SCANOFLD_W1_SCAN_TYPE GENMASK(4, 3)
2983 #define RTW89_H2C_SCANOFLD_W1_TARGET_CH_BW GENMASK(7, 5)
2984 #define RTW89_H2C_SCANOFLD_W1_TARGET_PRI_CH GENMASK(15, 8)
2985 #define RTW89_H2C_SCANOFLD_W1_TARGET_CENTRAL_CH GENMASK(23, 16)
2986 #define RTW89_H2C_SCANOFLD_W1_PROBE_REQ_PKT_ID GENMASK(31, 24)
2987 #define RTW89_H2C_SCANOFLD_W2_NORM_PD GENMASK(15, 0)
2988 #define RTW89_H2C_SCANOFLD_W2_SLOW_PD GENMASK(23, 16)
2989 #define RTW89_H2C_SCANOFLD_W3_TSF_HIGH GENMASK(31, 0)
2990 #define RTW89_H2C_SCANOFLD_W4_TSF_LOW GENMASK(31, 0)
2991 #define RTW89_H2C_SCANOFLD_W6_SECOND_MACID GENMASK(31, 24)
2992 
2993 struct rtw89_h2c_scanofld_be_macc_role {
2994 	__le32 w0;
2995 } __packed;
2996 
2997 #define RTW89_MAX_OP_NUM_BE 2
2998 #define RTW89_H2C_SCANOFLD_BE_MACC_ROLE_W0_BAND GENMASK(1, 0)
2999 #define RTW89_H2C_SCANOFLD_BE_MACC_ROLE_W0_PORT GENMASK(4, 2)
3000 #define RTW89_H2C_SCANOFLD_BE_MACC_ROLE_W0_MACID GENMASK(23, 8)
3001 #define RTW89_H2C_SCANOFLD_BE_MACC_ROLE_W0_OPCH_END GENMASK(31, 24)
3002 
3003 struct rtw89_h2c_scanofld_be_opch {
3004 	__le32 w0;
3005 	__le32 w1;
3006 	__le32 w2;
3007 	__le32 w3;
3008 	__le32 w4;
3009 } __packed;
3010 
3011 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_MACID GENMASK(15, 0)
3012 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_BAND GENMASK(17, 16)
3013 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_PORT GENMASK(20, 18)
3014 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_POLICY GENMASK(22, 21)
3015 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_TXNULL BIT(23)
3016 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_POLICY_VAL GENMASK(31, 24)
3017 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_DURATION GENMASK(7, 0)
3018 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_CH_BAND GENMASK(9, 8)
3019 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_BW GENMASK(12, 10)
3020 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_NOTIFY GENMASK(14, 13)
3021 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_PRI_CH GENMASK(23, 16)
3022 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_CENTRAL_CH GENMASK(31, 24)
3023 #define RTW89_H2C_SCANOFLD_BE_OPCH_W2_PKTS_CTRL GENMASK(7, 0)
3024 #define RTW89_H2C_SCANOFLD_BE_OPCH_W2_SW_DEF GENMASK(15, 8)
3025 #define RTW89_H2C_SCANOFLD_BE_OPCH_W2_SS GENMASK(18, 16)
3026 #define RTW89_H2C_SCANOFLD_BE_OPCH_W2_TXBCN BIT(19)
3027 #define RTW89_H2C_SCANOFLD_BE_OPCH_W3_PKT0 GENMASK(7, 0)
3028 #define RTW89_H2C_SCANOFLD_BE_OPCH_W3_PKT1 GENMASK(15, 8)
3029 #define RTW89_H2C_SCANOFLD_BE_OPCH_W3_PKT2 GENMASK(23, 16)
3030 #define RTW89_H2C_SCANOFLD_BE_OPCH_W3_PKT3 GENMASK(31, 24)
3031 #define RTW89_H2C_SCANOFLD_BE_OPCH_W4_DURATION_V1 GENMASK(15, 0)
3032 
3033 struct rtw89_h2c_scanofld_be {
3034 	__le32 w0;
3035 	__le32 w1;
3036 	__le32 w2;
3037 	__le32 w3;
3038 	__le32 w4;
3039 	__le32 w5;
3040 	__le32 w6;
3041 	__le32 w7;
3042 	__le32 w8;
3043 	__le32 w9; /* Added after SCAN_OFFLOAD_BE_V1 */
3044 	/* struct rtw89_h2c_scanofld_be_macc_role (flexible number) */
3045 	/* struct rtw89_h2c_scanofld_be_opch (flexible number) */
3046 } __packed;
3047 
3048 #define RTW89_H2C_SCANOFLD_BE_W0_OP GENMASK(1, 0)
3049 #define RTW89_H2C_SCANOFLD_BE_W0_SCAN_MODE GENMASK(3, 2)
3050 #define RTW89_H2C_SCANOFLD_BE_W0_REPEAT GENMASK(5, 4)
3051 #define RTW89_H2C_SCANOFLD_BE_W0_NOTIFY_END BIT(6)
3052 #define RTW89_H2C_SCANOFLD_BE_W0_LEARN_CH BIT(7)
3053 #define RTW89_H2C_SCANOFLD_BE_W0_MACID GENMASK(23, 8)
3054 #define RTW89_H2C_SCANOFLD_BE_W0_PORT GENMASK(26, 24)
3055 #define RTW89_H2C_SCANOFLD_BE_W0_BAND GENMASK(28, 27)
3056 #define RTW89_H2C_SCANOFLD_BE_W0_PROBE_WITH_RATE BIT(29)
3057 #define RTW89_H2C_SCANOFLD_BE_W1_NUM_MACC_ROLE GENMASK(7, 0)
3058 #define RTW89_H2C_SCANOFLD_BE_W1_NUM_OP GENMASK(15, 8)
3059 #define RTW89_H2C_SCANOFLD_BE_W1_NORM_PD GENMASK(31, 16)
3060 #define RTW89_H2C_SCANOFLD_BE_W2_SLOW_PD GENMASK(15, 0)
3061 #define RTW89_H2C_SCANOFLD_BE_W2_NORM_CY GENMASK(23, 16)
3062 #define RTW89_H2C_SCANOFLD_BE_W2_OPCH_END GENMASK(31, 24)
3063 #define RTW89_H2C_SCANOFLD_BE_W3_NUM_SSID GENMASK(7, 0)
3064 #define RTW89_H2C_SCANOFLD_BE_W3_NUM_SHORT_SSID GENMASK(15, 8)
3065 #define RTW89_H2C_SCANOFLD_BE_W3_NUM_BSSID GENMASK(23, 16)
3066 #define RTW89_H2C_SCANOFLD_BE_W3_PROBEID GENMASK(31, 24)
3067 #define RTW89_H2C_SCANOFLD_BE_W4_PROBE_5G GENMASK(7, 0)
3068 #define RTW89_H2C_SCANOFLD_BE_W4_PROBE_6G GENMASK(15, 8)
3069 #define RTW89_H2C_SCANOFLD_BE_W4_DELAY_START GENMASK(31, 16)
3070 #define RTW89_H2C_SCANOFLD_BE_W5_MLO_MODE GENMASK(31, 0)
3071 #define RTW89_H2C_SCANOFLD_BE_W6_CHAN_PROHIB_LOW GENMASK(31, 0)
3072 #define RTW89_H2C_SCANOFLD_BE_W7_CHAN_PROHIB_HIGH GENMASK(31, 0)
3073 #define RTW89_H2C_SCANOFLD_BE_W8_PROBE_RATE_2GHZ GENMASK(7, 0)
3074 #define RTW89_H2C_SCANOFLD_BE_W8_PROBE_RATE_5GHZ GENMASK(15, 8)
3075 #define RTW89_H2C_SCANOFLD_BE_W8_PROBE_RATE_6GHZ GENMASK(23, 16)
3076 #define RTW89_H2C_SCANOFLD_BE_W9_SIZE_CFG GENMASK(7, 0)
3077 #define RTW89_H2C_SCANOFLD_BE_W9_SIZE_MACC GENMASK(15, 8)
3078 #define RTW89_H2C_SCANOFLD_BE_W9_SIZE_OP GENMASK(23, 16)
3079 
3080 struct rtw89_h2c_trx_protect {
3081 	__le32 c0;
3082 	__le32 c1;
3083 	__le32 w0;
3084 	__le32 m0;
3085 	__le32 w1;
3086 	__le32 m1;
3087 } __packed;
3088 
3089 #define RTW89_H2C_TRX_PROTECT_C0_BAND_BITMAP GENMASK(2, 0)
3090 #define RTW89_H2C_TRX_PROTECT_C0_OP_MODE GENMASK(4, 3)
3091 #define RTW89_H2C_TRX_PROTECT_C1_RX_IN BIT(0)
3092 #define RTW89_H2C_TRX_PROTECT_C1_PPDU_STS BIT(4)
3093 #define RTW89_H2C_TRX_PROTECT_C1_MSK_RX_IN BIT(16)
3094 #define RTW89_H2C_TRX_PROTECT_C1_MSK_PPDU_STS BIT(20)
3095 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_BE0 BIT(0)
3096 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_BK0 BIT(1)
3097 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_VI0 BIT(2)
3098 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_VO0 BIT(3)
3099 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_BE1 BIT(4)
3100 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_BK1 BIT(5)
3101 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_VI1 BIT(6)
3102 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_VO1 BIT(7)
3103 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_MG0 BIT(8)
3104 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_MG1 BIT(9)
3105 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_MG2 BIT(10)
3106 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_HI BIT(11)
3107 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_BCN BIT(12)
3108 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_UL BIT(13)
3109 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_TWT0 BIT(14)
3110 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_TWT1 BIT(15)
3111 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_TWT2 BIT(16)
3112 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_TWT3 BIT(17)
3113 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_SPEQ0 BIT(18)
3114 #define RTW89_H2C_TRX_PROTECT_W0_TXEN_SPEQ1 BIT(19)
3115 #define RTW89_H2C_TRX_PROTECT_W1_CHINFO_EN BIT(0)
3116 #define RTW89_H2C_TRX_PROTECT_W1_DFS_EN BIT(1)
3117 
3118 struct rtw89_h2c_fwips {
3119 	__le32 w0;
3120 } __packed;
3121 
3122 #define RTW89_H2C_FW_IPS_W0_MACID GENMASK(7, 0)
3123 #define RTW89_H2C_FW_IPS_W0_ENABLE BIT(8)
3124 
3125 struct rtw89_h2c_mlo_link_cfg {
3126 	__le32 w0;
3127 };
3128 
3129 #define RTW89_H2C_MLO_LINK_CFG_W0_MACID GENMASK(15, 0)
3130 #define RTW89_H2C_MLO_LINK_CFG_W0_OPTION GENMASK(19, 16)
3131 
3132 static inline void RTW89_SET_FWCMD_P2P_MACID(void *cmd, u32 val)
3133 {
3134 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0));
3135 }
3136 
3137 static inline void RTW89_SET_FWCMD_P2P_P2PID(void *cmd, u32 val)
3138 {
3139 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(11, 8));
3140 }
3141 
3142 static inline void RTW89_SET_FWCMD_P2P_NOAID(void *cmd, u32 val)
3143 {
3144 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 12));
3145 }
3146 
3147 static inline void RTW89_SET_FWCMD_P2P_ACT(void *cmd, u32 val)
3148 {
3149 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(19, 16));
3150 }
3151 
3152 static inline void RTW89_SET_FWCMD_P2P_TYPE(void *cmd, u32 val)
3153 {
3154 	le32p_replace_bits((__le32 *)cmd, val, BIT(20));
3155 }
3156 
3157 static inline void RTW89_SET_FWCMD_P2P_ALL_SLEP(void *cmd, u32 val)
3158 {
3159 	le32p_replace_bits((__le32 *)cmd, val, BIT(21));
3160 }
3161 
3162 static inline void RTW89_SET_FWCMD_NOA_START_TIME(void *cmd, __le32 val)
3163 {
3164 	*((__le32 *)cmd + 1) = val;
3165 }
3166 
3167 static inline void RTW89_SET_FWCMD_NOA_INTERVAL(void *cmd, __le32 val)
3168 {
3169 	*((__le32 *)cmd + 2) = val;
3170 }
3171 
3172 static inline void RTW89_SET_FWCMD_NOA_DURATION(void *cmd, __le32 val)
3173 {
3174 	*((__le32 *)cmd + 3) = val;
3175 }
3176 
3177 static inline void RTW89_SET_FWCMD_NOA_COUNT(void *cmd, u32 val)
3178 {
3179 	le32p_replace_bits((__le32 *)(cmd) + 4, val, GENMASK(7, 0));
3180 }
3181 
3182 static inline void RTW89_SET_FWCMD_NOA_CTWINDOW(void *cmd, u32 val)
3183 {
3184 	u8 ctwnd;
3185 
3186 	if (!(val & IEEE80211_P2P_OPPPS_ENABLE_BIT))
3187 		return;
3188 	ctwnd = FIELD_GET(IEEE80211_P2P_OPPPS_CTWINDOW_MASK, val);
3189 	le32p_replace_bits((__le32 *)(cmd) + 4, ctwnd, GENMASK(23, 8));
3190 }
3191 
3192 static inline void RTW89_SET_FWCMD_TSF32_TOGL_BAND(void *cmd, u32 val)
3193 {
3194 	le32p_replace_bits((__le32 *)cmd, val, BIT(0));
3195 }
3196 
3197 static inline void RTW89_SET_FWCMD_TSF32_TOGL_EN(void *cmd, u32 val)
3198 {
3199 	le32p_replace_bits((__le32 *)cmd, val, BIT(1));
3200 }
3201 
3202 static inline void RTW89_SET_FWCMD_TSF32_TOGL_PORT(void *cmd, u32 val)
3203 {
3204 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(4, 2));
3205 }
3206 
3207 static inline void RTW89_SET_FWCMD_TSF32_TOGL_EARLY(void *cmd, u32 val)
3208 {
3209 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 16));
3210 }
3211 
3212 enum rtw89_fw_mcc_c2h_rpt_cfg {
3213 	RTW89_FW_MCC_C2H_RPT_OFF	= 0,
3214 	RTW89_FW_MCC_C2H_RPT_FAIL_ONLY	= 1,
3215 	RTW89_FW_MCC_C2H_RPT_ALL	= 2,
3216 };
3217 
3218 struct rtw89_fw_mcc_add_req {
3219 	u8 macid;
3220 	u8 central_ch_seg0;
3221 	u8 central_ch_seg1;
3222 	u8 primary_ch;
3223 	enum rtw89_bandwidth bandwidth: 4;
3224 	u32 group: 2;
3225 	u32 c2h_rpt: 2;
3226 	u32 dis_tx_null: 1;
3227 	u32 dis_sw_retry: 1;
3228 	u32 in_curr_ch: 1;
3229 	u32 sw_retry_count: 3;
3230 	u32 tx_null_early: 4;
3231 	u32 btc_in_2g: 1;
3232 	u32 pta_en: 1;
3233 	u32 rfk_by_pass: 1;
3234 	u32 ch_band_type: 2;
3235 	u32 rsvd0: 9;
3236 	u32 duration;
3237 	u8 courtesy_en;
3238 	u8 courtesy_num;
3239 	u8 courtesy_target;
3240 	u8 rsvd1;
3241 };
3242 
3243 static inline void RTW89_SET_FWCMD_ADD_MCC_MACID(void *cmd, u32 val)
3244 {
3245 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0));
3246 }
3247 
3248 static inline void RTW89_SET_FWCMD_ADD_MCC_CENTRAL_CH_SEG0(void *cmd, u32 val)
3249 {
3250 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
3251 }
3252 
3253 static inline void RTW89_SET_FWCMD_ADD_MCC_CENTRAL_CH_SEG1(void *cmd, u32 val)
3254 {
3255 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
3256 }
3257 
3258 static inline void RTW89_SET_FWCMD_ADD_MCC_PRIMARY_CH(void *cmd, u32 val)
3259 {
3260 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
3261 }
3262 
3263 static inline void RTW89_SET_FWCMD_ADD_MCC_BANDWIDTH(void *cmd, u32 val)
3264 {
3265 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(3, 0));
3266 }
3267 
3268 static inline void RTW89_SET_FWCMD_ADD_MCC_GROUP(void *cmd, u32 val)
3269 {
3270 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(5, 4));
3271 }
3272 
3273 static inline void RTW89_SET_FWCMD_ADD_MCC_C2H_RPT(void *cmd, u32 val)
3274 {
3275 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(7, 6));
3276 }
3277 
3278 static inline void RTW89_SET_FWCMD_ADD_MCC_DIS_TX_NULL(void *cmd, u32 val)
3279 {
3280 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(8));
3281 }
3282 
3283 static inline void RTW89_SET_FWCMD_ADD_MCC_DIS_SW_RETRY(void *cmd, u32 val)
3284 {
3285 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(9));
3286 }
3287 
3288 static inline void RTW89_SET_FWCMD_ADD_MCC_IN_CURR_CH(void *cmd, u32 val)
3289 {
3290 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(10));
3291 }
3292 
3293 static inline void RTW89_SET_FWCMD_ADD_MCC_SW_RETRY_COUNT(void *cmd, u32 val)
3294 {
3295 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(13, 11));
3296 }
3297 
3298 static inline void RTW89_SET_FWCMD_ADD_MCC_TX_NULL_EARLY(void *cmd, u32 val)
3299 {
3300 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(17, 14));
3301 }
3302 
3303 static inline void RTW89_SET_FWCMD_ADD_MCC_BTC_IN_2G(void *cmd, u32 val)
3304 {
3305 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(18));
3306 }
3307 
3308 static inline void RTW89_SET_FWCMD_ADD_MCC_PTA_EN(void *cmd, u32 val)
3309 {
3310 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(19));
3311 }
3312 
3313 static inline void RTW89_SET_FWCMD_ADD_MCC_RFK_BY_PASS(void *cmd, u32 val)
3314 {
3315 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(20));
3316 }
3317 
3318 static inline void RTW89_SET_FWCMD_ADD_MCC_CH_BAND_TYPE(void *cmd, u32 val)
3319 {
3320 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(22, 21));
3321 }
3322 
3323 static inline void RTW89_SET_FWCMD_ADD_MCC_DURATION(void *cmd, u32 val)
3324 {
3325 	le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0));
3326 }
3327 
3328 static inline void RTW89_SET_FWCMD_ADD_MCC_COURTESY_EN(void *cmd, u32 val)
3329 {
3330 	le32p_replace_bits((__le32 *)cmd + 3, val, BIT(0));
3331 }
3332 
3333 static inline void RTW89_SET_FWCMD_ADD_MCC_COURTESY_NUM(void *cmd, u32 val)
3334 {
3335 	le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(15, 8));
3336 }
3337 
3338 static inline void RTW89_SET_FWCMD_ADD_MCC_COURTESY_TARGET(void *cmd, u32 val)
3339 {
3340 	le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(23, 16));
3341 }
3342 
3343 enum rtw89_fw_mcc_old_group_actions {
3344 	RTW89_FW_MCC_OLD_GROUP_ACT_NONE = 0,
3345 	RTW89_FW_MCC_OLD_GROUP_ACT_REPLACE = 1,
3346 };
3347 
3348 struct rtw89_fw_mcc_start_req {
3349 	u32 group: 2;
3350 	u32 btc_in_group: 1;
3351 	u32 old_group_action: 2;
3352 	u32 old_group: 2;
3353 	u32 rsvd0: 9;
3354 	u32 notify_cnt: 3;
3355 	u32 rsvd1: 2;
3356 	u32 notify_rxdbg_en: 1;
3357 	u32 rsvd2: 2;
3358 	u32 macid: 8;
3359 	u32 tsf_low;
3360 	u32 tsf_high;
3361 };
3362 
3363 static inline void RTW89_SET_FWCMD_START_MCC_GROUP(void *cmd, u32 val)
3364 {
3365 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3366 }
3367 
3368 static inline void RTW89_SET_FWCMD_START_MCC_BTC_IN_GROUP(void *cmd, u32 val)
3369 {
3370 	le32p_replace_bits((__le32 *)cmd, val, BIT(2));
3371 }
3372 
3373 static inline void RTW89_SET_FWCMD_START_MCC_OLD_GROUP_ACTION(void *cmd, u32 val)
3374 {
3375 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(4, 3));
3376 }
3377 
3378 static inline void RTW89_SET_FWCMD_START_MCC_OLD_GROUP(void *cmd, u32 val)
3379 {
3380 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(6, 5));
3381 }
3382 
3383 static inline void RTW89_SET_FWCMD_START_MCC_NOTIFY_CNT(void *cmd, u32 val)
3384 {
3385 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(18, 16));
3386 }
3387 
3388 static inline void RTW89_SET_FWCMD_START_MCC_NOTIFY_RXDBG_EN(void *cmd, u32 val)
3389 {
3390 	le32p_replace_bits((__le32 *)cmd, val, BIT(21));
3391 }
3392 
3393 static inline void RTW89_SET_FWCMD_START_MCC_MACID(void *cmd, u32 val)
3394 {
3395 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
3396 }
3397 
3398 static inline void RTW89_SET_FWCMD_START_MCC_TSF_LOW(void *cmd, u32 val)
3399 {
3400 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(31, 0));
3401 }
3402 
3403 static inline void RTW89_SET_FWCMD_START_MCC_TSF_HIGH(void *cmd, u32 val)
3404 {
3405 	le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0));
3406 }
3407 
3408 static inline void RTW89_SET_FWCMD_STOP_MCC_MACID(void *cmd, u32 val)
3409 {
3410 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0));
3411 }
3412 
3413 static inline void RTW89_SET_FWCMD_STOP_MCC_GROUP(void *cmd, u32 val)
3414 {
3415 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(9, 8));
3416 }
3417 
3418 static inline void RTW89_SET_FWCMD_STOP_MCC_PREV_GROUPS(void *cmd, u32 val)
3419 {
3420 	le32p_replace_bits((__le32 *)cmd, val, BIT(10));
3421 }
3422 
3423 static inline void RTW89_SET_FWCMD_DEL_MCC_GROUP_GROUP(void *cmd, u32 val)
3424 {
3425 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3426 }
3427 
3428 static inline void RTW89_SET_FWCMD_DEL_MCC_GROUP_PREV_GROUPS(void *cmd, u32 val)
3429 {
3430 	le32p_replace_bits((__le32 *)cmd, val, BIT(2));
3431 }
3432 
3433 static inline void RTW89_SET_FWCMD_RESET_MCC_GROUP_GROUP(void *cmd, u32 val)
3434 {
3435 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3436 }
3437 
3438 struct rtw89_fw_mcc_tsf_req {
3439 	u8 group: 2;
3440 	u8 rsvd0: 6;
3441 	u8 macid_x;
3442 	u8 macid_y;
3443 	u8 rsvd1;
3444 };
3445 
3446 static inline void RTW89_SET_FWCMD_MCC_REQ_TSF_GROUP(void *cmd, u32 val)
3447 {
3448 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3449 }
3450 
3451 static inline void RTW89_SET_FWCMD_MCC_REQ_TSF_MACID_X(void *cmd, u32 val)
3452 {
3453 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
3454 }
3455 
3456 static inline void RTW89_SET_FWCMD_MCC_REQ_TSF_MACID_Y(void *cmd, u32 val)
3457 {
3458 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
3459 }
3460 
3461 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_GROUP(void *cmd, u32 val)
3462 {
3463 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3464 }
3465 
3466 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_MACID(void *cmd, u32 val)
3467 {
3468 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
3469 }
3470 
3471 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_BITMAP_LENGTH(void *cmd, u32 val)
3472 {
3473 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
3474 }
3475 
3476 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_BITMAP(void *cmd,
3477 							   u8 *bitmap, u8 len)
3478 {
3479 	memcpy((__le32 *)cmd + 1, bitmap, len);
3480 }
3481 
3482 static inline void RTW89_SET_FWCMD_MCC_SYNC_GROUP(void *cmd, u32 val)
3483 {
3484 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3485 }
3486 
3487 static inline void RTW89_SET_FWCMD_MCC_SYNC_MACID_SOURCE(void *cmd, u32 val)
3488 {
3489 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
3490 }
3491 
3492 static inline void RTW89_SET_FWCMD_MCC_SYNC_MACID_TARGET(void *cmd, u32 val)
3493 {
3494 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
3495 }
3496 
3497 static inline void RTW89_SET_FWCMD_MCC_SYNC_SYNC_OFFSET(void *cmd, u32 val)
3498 {
3499 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
3500 }
3501 
3502 struct rtw89_fw_mcc_duration {
3503 	u32 group: 2;
3504 	u32 btc_in_group: 1;
3505 	u32 rsvd0: 5;
3506 	u32 start_macid: 8;
3507 	u32 macid_x: 8;
3508 	u32 macid_y: 8;
3509 	u32 start_tsf_low;
3510 	u32 start_tsf_high;
3511 	u32 duration_x;
3512 	u32 duration_y;
3513 };
3514 
3515 static inline void RTW89_SET_FWCMD_MCC_SET_DURATION_GROUP(void *cmd, u32 val)
3516 {
3517 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3518 }
3519 
3520 static
3521 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_BTC_IN_GROUP(void *cmd, u32 val)
3522 {
3523 	le32p_replace_bits((__le32 *)cmd, val, BIT(2));
3524 }
3525 
3526 static
3527 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_START_MACID(void *cmd, u32 val)
3528 {
3529 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
3530 }
3531 
3532 static inline void RTW89_SET_FWCMD_MCC_SET_DURATION_MACID_X(void *cmd, u32 val)
3533 {
3534 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
3535 }
3536 
3537 static inline void RTW89_SET_FWCMD_MCC_SET_DURATION_MACID_Y(void *cmd, u32 val)
3538 {
3539 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
3540 }
3541 
3542 static
3543 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_START_TSF_LOW(void *cmd, u32 val)
3544 {
3545 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(31, 0));
3546 }
3547 
3548 static
3549 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_START_TSF_HIGH(void *cmd, u32 val)
3550 {
3551 	le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0));
3552 }
3553 
3554 static
3555 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_DURATION_X(void *cmd, u32 val)
3556 {
3557 	le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(31, 0));
3558 }
3559 
3560 static
3561 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_DURATION_Y(void *cmd, u32 val)
3562 {
3563 	le32p_replace_bits((__le32 *)cmd + 4, val, GENMASK(31, 0));
3564 }
3565 
3566 enum rtw89_h2c_mrc_sch_types {
3567 	RTW89_H2C_MRC_SCH_BAND0_ONLY = 0,
3568 	RTW89_H2C_MRC_SCH_BAND1_ONLY = 1,
3569 	RTW89_H2C_MRC_SCH_DUAL_BAND = 2,
3570 };
3571 
3572 enum rtw89_h2c_mrc_role_types {
3573 	RTW89_H2C_MRC_ROLE_WIFI = 0,
3574 	RTW89_H2C_MRC_ROLE_BT = 1,
3575 	RTW89_H2C_MRC_ROLE_EMPTY = 2,
3576 };
3577 
3578 #define RTW89_MAC_MRC_MAX_ADD_SLOT_NUM 3
3579 #define RTW89_MAC_MRC_MAX_ADD_ROLE_NUM_PER_SLOT 1 /* before MLO */
3580 
3581 struct rtw89_fw_mrc_add_slot_arg {
3582 	u16 duration; /* unit: TU */
3583 	bool courtesy_en;
3584 	u8 courtesy_period;
3585 	u8 courtesy_target; /* slot idx */
3586 
3587 	unsigned int role_num;
3588 	struct {
3589 		enum rtw89_h2c_mrc_role_types role_type;
3590 		bool is_master;
3591 		bool en_tx_null;
3592 		enum rtw89_band band;
3593 		enum rtw89_bandwidth bw;
3594 		u8 macid;
3595 		u8 central_ch;
3596 		u8 primary_ch;
3597 		u8 null_early; /* unit: TU */
3598 
3599 		/* if MLD, for macid: [0, chip::support_mld_num)
3600 		 * otherwise, for macid: [0, 32)
3601 		 */
3602 		u32 macid_main_bitmap;
3603 		/* for MLD, bit X maps to macid: X + chip::support_mld_num */
3604 		u32 macid_paired_bitmap;
3605 	} roles[RTW89_MAC_MRC_MAX_ADD_ROLE_NUM_PER_SLOT];
3606 };
3607 
3608 struct rtw89_fw_mrc_add_arg {
3609 	u8 sch_idx;
3610 	enum rtw89_h2c_mrc_sch_types sch_type;
3611 	bool btc_in_sch;
3612 
3613 	unsigned int slot_num;
3614 	struct rtw89_fw_mrc_add_slot_arg slots[RTW89_MAC_MRC_MAX_ADD_SLOT_NUM];
3615 };
3616 
3617 struct rtw89_h2c_mrc_add_role {
3618 	__le32 w0;
3619 	__le32 w1;
3620 	__le32 w2;
3621 	__le32 macid_main_bitmap;
3622 	__le32 macid_paired_bitmap;
3623 } __packed;
3624 
3625 #define RTW89_H2C_MRC_ADD_ROLE_W0_MACID GENMASK(15, 0)
3626 #define RTW89_H2C_MRC_ADD_ROLE_W0_ROLE_TYPE GENMASK(23, 16)
3627 #define RTW89_H2C_MRC_ADD_ROLE_W0_IS_MASTER BIT(24)
3628 #define RTW89_H2C_MRC_ADD_ROLE_W0_IS_ALT_ROLE BIT(25)
3629 #define RTW89_H2C_MRC_ADD_ROLE_W0_TX_NULL_EN BIT(26)
3630 #define RTW89_H2C_MRC_ADD_ROLE_W0_ROLE_ALT_EN BIT(27)
3631 #define RTW89_H2C_MRC_ADD_ROLE_W1_CENTRAL_CH_SEG GENMASK(7, 0)
3632 #define RTW89_H2C_MRC_ADD_ROLE_W1_PRI_CH GENMASK(15, 8)
3633 #define RTW89_H2C_MRC_ADD_ROLE_W1_BW GENMASK(19, 16)
3634 #define RTW89_H2C_MRC_ADD_ROLE_W1_CH_BAND_TYPE GENMASK(21, 20)
3635 #define RTW89_H2C_MRC_ADD_ROLE_W1_RFK_BY_PASS BIT(22)
3636 #define RTW89_H2C_MRC_ADD_ROLE_W1_CAN_BTC BIT(23)
3637 #define RTW89_H2C_MRC_ADD_ROLE_W1_NULL_EARLY GENMASK(31, 24)
3638 #define RTW89_H2C_MRC_ADD_ROLE_W2_ALT_PERIOD GENMASK(7, 0)
3639 #define RTW89_H2C_MRC_ADD_ROLE_W2_ALT_ROLE_TYPE GENMASK(15, 8)
3640 #define RTW89_H2C_MRC_ADD_ROLE_W2_ALT_ROLE_MACID GENMASK(23, 16)
3641 
3642 struct rtw89_h2c_mrc_add_slot {
3643 	__le32 w0;
3644 	__le32 w1;
3645 	struct rtw89_h2c_mrc_add_role roles[];
3646 } __packed;
3647 
3648 #define RTW89_H2C_MRC_ADD_SLOT_W0_DURATION GENMASK(15, 0)
3649 #define RTW89_H2C_MRC_ADD_SLOT_W0_COURTESY_EN BIT(17)
3650 #define RTW89_H2C_MRC_ADD_SLOT_W0_ROLE_NUM GENMASK(31, 24)
3651 #define RTW89_H2C_MRC_ADD_SLOT_W1_COURTESY_PERIOD GENMASK(7, 0)
3652 #define RTW89_H2C_MRC_ADD_SLOT_W1_COURTESY_TARGET GENMASK(15, 8)
3653 
3654 struct rtw89_h2c_mrc_add {
3655 	__le32 w0;
3656 	/* Logically append flexible struct rtw89_h2c_mrc_add_slot, but there
3657 	 * are other flexible array inside it. We cannot access them correctly
3658 	 * through this struct. So, in case misusing, we don't really declare
3659 	 * it here.
3660 	 */
3661 } __packed;
3662 
3663 #define RTW89_H2C_MRC_ADD_W0_SCH_IDX GENMASK(3, 0)
3664 #define RTW89_H2C_MRC_ADD_W0_SCH_TYPE GENMASK(7, 4)
3665 #define RTW89_H2C_MRC_ADD_W0_SLOT_NUM GENMASK(15, 8)
3666 #define RTW89_H2C_MRC_ADD_W0_BTC_IN_SCH BIT(16)
3667 
3668 enum rtw89_h2c_mrc_start_actions {
3669 	RTW89_H2C_MRC_START_ACTION_START_NEW = 0,
3670 	RTW89_H2C_MRC_START_ACTION_REPLACE_OLD = 1,
3671 };
3672 
3673 struct rtw89_fw_mrc_start_arg {
3674 	u8 sch_idx;
3675 	u8 old_sch_idx;
3676 	u64 start_tsf;
3677 	enum rtw89_h2c_mrc_start_actions action;
3678 };
3679 
3680 struct rtw89_h2c_mrc_start {
3681 	__le32 w0;
3682 	__le32 start_tsf_low;
3683 	__le32 start_tsf_high;
3684 } __packed;
3685 
3686 #define RTW89_H2C_MRC_START_W0_SCH_IDX GENMASK(3, 0)
3687 #define RTW89_H2C_MRC_START_W0_OLD_SCH_IDX GENMASK(7, 4)
3688 #define RTW89_H2C_MRC_START_W0_ACTION GENMASK(15, 8)
3689 
3690 struct rtw89_h2c_mrc_del {
3691 	__le32 w0;
3692 } __packed;
3693 
3694 #define RTW89_H2C_MRC_DEL_W0_SCH_IDX GENMASK(3, 0)
3695 #define RTW89_H2C_MRC_DEL_W0_DEL_ALL BIT(4)
3696 #define RTW89_H2C_MRC_DEL_W0_STOP_ONLY BIT(5)
3697 #define RTW89_H2C_MRC_DEL_W0_SPECIFIC_ROLE_EN BIT(6)
3698 #define RTW89_H2C_MRC_DEL_W0_STOP_SLOT_IDX GENMASK(15, 8)
3699 #define RTW89_H2C_MRC_DEL_W0_SPECIFIC_ROLE_MACID GENMASK(31, 16)
3700 
3701 #define RTW89_MAC_MRC_MAX_REQ_TSF_NUM 2
3702 
3703 struct rtw89_fw_mrc_req_tsf_arg {
3704 	unsigned int num;
3705 	struct {
3706 		u8 band;
3707 		u8 port;
3708 	} infos[RTW89_MAC_MRC_MAX_REQ_TSF_NUM];
3709 };
3710 
3711 struct rtw89_h2c_mrc_req_tsf {
3712 	u8 req_tsf_num;
3713 	u8 infos[] __counted_by(req_tsf_num);
3714 } __packed;
3715 
3716 #define RTW89_H2C_MRC_REQ_TSF_INFO_BAND GENMASK(3, 0)
3717 #define RTW89_H2C_MRC_REQ_TSF_INFO_PORT GENMASK(7, 4)
3718 
3719 enum rtw89_h2c_mrc_upd_bitmap_actions {
3720 	RTW89_H2C_MRC_UPD_BITMAP_ACTION_DEL = 0,
3721 	RTW89_H2C_MRC_UPD_BITMAP_ACTION_ADD = 1,
3722 };
3723 
3724 struct rtw89_fw_mrc_upd_bitmap_arg {
3725 	u8 sch_idx;
3726 	u8 macid;
3727 	u8 client_macid;
3728 	enum rtw89_h2c_mrc_upd_bitmap_actions action;
3729 };
3730 
3731 struct rtw89_h2c_mrc_upd_bitmap {
3732 	__le32 w0;
3733 	__le32 w1;
3734 } __packed;
3735 
3736 #define RTW89_H2C_MRC_UPD_BITMAP_W0_SCH_IDX GENMASK(3, 0)
3737 #define RTW89_H2C_MRC_UPD_BITMAP_W0_ACTION BIT(4)
3738 #define RTW89_H2C_MRC_UPD_BITMAP_W0_MACID GENMASK(31, 16)
3739 #define RTW89_H2C_MRC_UPD_BITMAP_W1_CLIENT_MACID GENMASK(15, 0)
3740 
3741 struct rtw89_fw_mrc_sync_arg {
3742 	u8 offset; /* unit: TU */
3743 	struct {
3744 		u8 band;
3745 		u8 port;
3746 	} src, dest;
3747 };
3748 
3749 struct rtw89_h2c_mrc_sync {
3750 	__le32 w0;
3751 	__le32 w1;
3752 } __packed;
3753 
3754 #define RTW89_H2C_MRC_SYNC_W0_SYNC_EN BIT(0)
3755 #define RTW89_H2C_MRC_SYNC_W0_SRC_PORT GENMASK(11, 8)
3756 #define RTW89_H2C_MRC_SYNC_W0_SRC_BAND GENMASK(15, 12)
3757 #define RTW89_H2C_MRC_SYNC_W0_DEST_PORT GENMASK(19, 16)
3758 #define RTW89_H2C_MRC_SYNC_W0_DEST_BAND GENMASK(23, 20)
3759 #define RTW89_H2C_MRC_SYNC_W1_OFFSET GENMASK(15, 0)
3760 
3761 struct rtw89_fw_mrc_upd_duration_arg {
3762 	u8 sch_idx;
3763 	u64 start_tsf;
3764 
3765 	unsigned int slot_num;
3766 	struct {
3767 		u8 slot_idx;
3768 		u16 duration; /* unit: TU */
3769 	} slots[RTW89_MAC_MRC_MAX_ADD_SLOT_NUM];
3770 };
3771 
3772 struct rtw89_h2c_mrc_upd_duration {
3773 	__le32 w0;
3774 	__le32 start_tsf_low;
3775 	__le32 start_tsf_high;
3776 	__le32 slots[];
3777 } __packed;
3778 
3779 #define RTW89_H2C_MRC_UPD_DURATION_W0_SCH_IDX GENMASK(3, 0)
3780 #define RTW89_H2C_MRC_UPD_DURATION_W0_SLOT_NUM GENMASK(15, 8)
3781 #define RTW89_H2C_MRC_UPD_DURATION_W0_BTC_IN_SCH BIT(16)
3782 #define RTW89_H2C_MRC_UPD_DURATION_SLOT_SLOT_IDX GENMASK(7, 0)
3783 #define RTW89_H2C_MRC_UPD_DURATION_SLOT_DURATION GENMASK(31, 16)
3784 
3785 struct rtw89_h2c_wow_aoac {
3786 	__le32 w0;
3787 } __packed;
3788 
3789 struct rtw89_h2c_ap_info {
3790 	__le32 w0;
3791 } __packed;
3792 
3793 #define RTW89_H2C_AP_INFO_W0_PWR_INT_EN BIT(0)
3794 
3795 #define RTW89_C2H_HEADER_LEN 8
3796 
3797 struct rtw89_c2h_hdr {
3798 	__le32 w0;
3799 	__le32 w1;
3800 } __packed;
3801 
3802 #define RTW89_C2H_HDR_W0_CATEGORY GENMASK(1, 0)
3803 #define RTW89_C2H_HDR_W0_CLASS GENMASK(7, 2)
3804 #define RTW89_C2H_HDR_W0_FUNC GENMASK(15, 8)
3805 #define RTW89_C2H_HDR_W1_LEN GENMASK(13, 0)
3806 
3807 struct rtw89_fw_c2h_attr {
3808 	u8 category;
3809 	u8 class;
3810 	u8 func;
3811 	u16 len;
3812 	u8 is_scan_event: 1;
3813 	u8 scan_seq: 2;
3814 };
3815 
3816 static inline struct rtw89_fw_c2h_attr *RTW89_SKB_C2H_CB(struct sk_buff *skb)
3817 {
3818 	static_assert(sizeof(skb->cb) >= sizeof(struct rtw89_fw_c2h_attr));
3819 
3820 	return (struct rtw89_fw_c2h_attr *)skb->cb;
3821 }
3822 
3823 struct rtw89_c2h_done_ack {
3824 	__le32 w0;
3825 	__le32 w1;
3826 	__le32 w2;
3827 } __packed;
3828 
3829 #define RTW89_C2H_DONE_ACK_W2_CAT GENMASK(1, 0)
3830 #define RTW89_C2H_DONE_ACK_W2_CLASS GENMASK(7, 2)
3831 #define RTW89_C2H_DONE_ACK_W2_FUNC GENMASK(15, 8)
3832 #define RTW89_C2H_DONE_ACK_W2_H2C_RETURN GENMASK(23, 16)
3833 #define	RTW89_C2H_SCAN_DONE_ACK_RETURN GENMASK(5, 0)
3834 #define RTW89_C2H_DONE_ACK_W2_H2C_SEQ GENMASK(31, 24)
3835 
3836 #define RTW89_GET_MAC_C2H_REV_ACK_CAT(c2h) \
3837 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(1, 0))
3838 #define RTW89_GET_MAC_C2H_REV_ACK_CLASS(c2h) \
3839 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 2))
3840 #define RTW89_GET_MAC_C2H_REV_ACK_FUNC(c2h) \
3841 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
3842 #define RTW89_GET_MAC_C2H_REV_ACK_H2C_SEQ(c2h) \
3843 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(23, 16))
3844 
3845 struct rtw89_fw_c2h_log_fmt {
3846 	__le16 signature;
3847 	u8 feature;
3848 	u8 syntax;
3849 	__le32 fmt_id;
3850 	u8 file_num;
3851 	__le16 line_num;
3852 	u8 argc;
3853 	union {
3854 		DECLARE_FLEX_ARRAY(u8, raw);
3855 		DECLARE_FLEX_ARRAY(__le32, argv);
3856 	} __packed u;
3857 } __packed;
3858 
3859 #define RTW89_C2H_FW_FORMATTED_LOG_MIN_LEN 11
3860 #define RTW89_C2H_FW_LOG_FEATURE_PARA_INT BIT(2)
3861 #define RTW89_C2H_FW_LOG_MAX_PARA_NUM 16
3862 #define RTW89_C2H_FW_LOG_SIGNATURE 0xA5A5
3863 #define RTW89_C2H_FW_LOG_STR_BUF_SIZE 512
3864 
3865 struct rtw89_c2h_bcn_upd_done {
3866 	struct rtw89_c2h_hdr hdr;
3867 	__le32 w2;
3868 } __packed;
3869 
3870 #define RTW89_C2H_BCN_UPD_DONE_W2_PORT GENMASK(2, 0)
3871 #define RTW89_C2H_BCN_UPD_DONE_W2_MBSSID GENMASK(6, 3)
3872 #define RTW89_C2H_BCN_UPD_DONE_W2_BAND_IDX BIT(7)
3873 
3874 struct rtw89_c2h_mac_bcnfltr_rpt {
3875 	__le32 w0;
3876 	__le32 w1;
3877 	__le32 w2;
3878 } __packed;
3879 
3880 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_MACID GENMASK(7, 0)
3881 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_TYPE GENMASK(9, 8)
3882 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_EVENT GENMASK(11, 10)
3883 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_MA GENMASK(23, 16)
3884 
3885 struct rtw89_c2h_ra_rpt {
3886 	struct rtw89_c2h_hdr hdr;
3887 	__le32 w2;
3888 	__le32 w3;
3889 } __packed;
3890 
3891 #define RTW89_C2H_RA_RPT_W2_MACID GENMASK(15, 0)
3892 #define RTW89_C2H_RA_RPT_W2_RETRY_RATIO GENMASK(23, 16)
3893 #define RTW89_C2H_RA_RPT_W2_MCSNSS_B7 BIT(31)
3894 #define RTW89_C2H_RA_RPT_W3_MCSNSS GENMASK(6, 0)
3895 #define RTW89_C2H_RA_RPT_W3_MD_SEL GENMASK(9, 8)
3896 #define RTW89_C2H_RA_RPT_W3_GILTF GENMASK(12, 10)
3897 #define RTW89_C2H_RA_RPT_W3_BW GENMASK(14, 13)
3898 #define RTW89_C2H_RA_RPT_W3_MD_SEL_B2 BIT(15)
3899 #define RTW89_C2H_RA_RPT_W3_BW_B2 BIT(16)
3900 
3901 struct rtw89_c2h_lps_rpt {
3902 	struct rtw89_c2h_hdr hdr;
3903 	u8 type;
3904 	u8 cnt_bbcr;
3905 	u8 cnt_bbmcucr;
3906 	u8 cnt_rfcr;
3907 	u8 data[];
3908 	/*
3909 	 * The layout of data:
3910 	 *   u8 info[][4], size = total_len - size of below fields
3911 	 *   __le16 bbcr_addr[], size = cnt_bbcr
3912 	 *   __le32 bbcr_data[], size = cnt_bbcr
3913 	 *   __le16 bbmcucr_addr[], size = cnt_bbmcucr
3914 	 *   __le32 bbmcucr_data[], size = cnt_bbmcucr
3915 	 *   __le16 rfcr_addr[],   size = cnt_rfcr
3916 	 *   __le32 rfcr_data_a[], size = cnt_rfcr
3917 	 *   __le32 rfcr_data_b[], size = cnt_rfcr
3918 	 */
3919 } __packed;
3920 
3921 struct rtw89_c2h_fw_scan_rpt {
3922 	struct rtw89_c2h_hdr hdr;
3923 	u8 phy_idx;
3924 	u8 band;
3925 	u8 center_ch;
3926 	u8 ofdm_pd_idx; /* in unit of 2 dBm */
3927 #define PD_LOWER_BOUND_BASE 102
3928 	s8 cck_pd_idx;
3929 	u8 rsvd0;
3930 	u8 rsvd1;
3931 	u8 rsvd2;
3932 } __packed;
3933 
3934 /* For WiFi 6 chips:
3935  *   VHT, HE, HT-old: [6:4]: NSS, [3:0]: MCS
3936  *   HT-new: [6:5]: NA, [4:0]: MCS
3937  * For WiFi 7 chips (V1):
3938  *   HT, VHT, HE, EHT: [7:5]: NSS, [4:0]: MCS
3939  */
3940 #define RTW89_RA_RATE_MASK_NSS GENMASK(6, 4)
3941 #define RTW89_RA_RATE_MASK_MCS GENMASK(3, 0)
3942 #define RTW89_RA_RATE_MASK_NSS_V1 GENMASK(7, 5)
3943 #define RTW89_RA_RATE_MASK_MCS_V1 GENMASK(4, 0)
3944 #define RTW89_RA_RATE_MASK_HT_MCS GENMASK(4, 0)
3945 #define RTW89_MK_HT_RATE(nss, mcs) (FIELD_PREP(GENMASK(4, 3), nss) | \
3946 				    FIELD_PREP(GENMASK(2, 0), mcs))
3947 
3948 #define RTW89_GET_MAC_C2H_PKTOFLD_ID(c2h) \
3949 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 0))
3950 #define RTW89_GET_MAC_C2H_PKTOFLD_OP(c2h) \
3951 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(10, 8))
3952 #define RTW89_GET_MAC_C2H_PKTOFLD_LEN(c2h) \
3953 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(31, 16))
3954 
3955 struct rtw89_c2h_scanofld {
3956 	__le32 w0;
3957 	__le32 w1;
3958 	__le32 w2;
3959 	__le32 w3;
3960 	__le32 w4;
3961 	__le32 w5;
3962 	__le32 w6;
3963 	__le32 w7;
3964 	__le32 w8;
3965 } __packed;
3966 
3967 #define RTW89_C2H_SCANOFLD_W2_PRI_CH GENMASK(7, 0)
3968 #define RTW89_C2H_SCANOFLD_W2_RSN GENMASK(19, 16)
3969 #define RTW89_C2H_SCANOFLD_W2_STATUS GENMASK(23, 20)
3970 #define RTW89_C2H_SCANOFLD_W2_PERIOD GENMASK(31, 24)
3971 #define RTW89_C2H_SCANOFLD_W5_TX_FAIL GENMASK(3, 0)
3972 #define RTW89_C2H_SCANOFLD_W5_AIR_DENSITY GENMASK(7, 4)
3973 #define RTW89_C2H_SCANOFLD_W5_BAND GENMASK(25, 24)
3974 #define RTW89_C2H_SCANOFLD_W5_MAC_IDX BIT(26)
3975 #define RTW89_C2H_SCANOFLD_W6_SW_DEF GENMASK(7, 0)
3976 #define RTW89_C2H_SCANOFLD_W6_EXPECT_PERIOD GENMASK(15, 8)
3977 #define RTW89_C2H_SCANOFLD_W6_FW_DEF GENMASK(23, 16)
3978 #define RTW89_C2H_SCANOFLD_W7_REPORT_TSF GENMASK(31, 0)
3979 #define RTW89_C2H_SCANOFLD_W8_PERIOD_V1 GENMASK(15, 0)
3980 #define RTW89_C2H_SCANOFLD_W8_EXPECT_PERIOD_V1 GENMASK(31, 16)
3981 
3982 #define RTW89_GET_MAC_C2H_MCC_RCV_ACK_GROUP(c2h) \
3983 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(1, 0))
3984 #define RTW89_GET_MAC_C2H_MCC_RCV_ACK_H2C_FUNC(c2h) \
3985 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
3986 
3987 #define RTW89_GET_MAC_C2H_MCC_REQ_ACK_GROUP(c2h) \
3988 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(1, 0))
3989 #define RTW89_GET_MAC_C2H_MCC_REQ_ACK_H2C_RETURN(c2h) \
3990 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 2))
3991 #define RTW89_GET_MAC_C2H_MCC_REQ_ACK_H2C_FUNC(c2h) \
3992 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
3993 
3994 struct rtw89_c2h_mac_tx_rpt {
3995 	struct rtw89_c2h_hdr hdr;
3996 	__le32 w2;
3997 	__le32 w3;
3998 	__le32 w4;
3999 	__le32 w5;
4000 	__le32 w6;
4001 	__le32 w7;
4002 } __packed;
4003 
4004 #define RTW89_C2H_MAC_TX_RPT_W2_TX_STATE GENMASK(7, 6)
4005 #define RTW89_C2H_MAC_TX_RPT_W2_SW_DEFINE GENMASK(11, 8)
4006 #define RTW89_C2H_MAC_TX_RPT_W5_DATA_TX_CNT GENMASK(13, 8)
4007 #define RTW89_C2H_MAC_TX_RPT_W5_DATA_TX_CNT_V1 GENMASK(15, 10)
4008 
4009 struct rtw89_c2h_mac_tx_rpt_v2 {
4010 	struct rtw89_c2h_hdr hdr;
4011 	__le32 w2;
4012 	__le32 w3;
4013 	__le32 w4;
4014 	__le32 w5;
4015 	__le32 w6;
4016 	__le32 w7;
4017 	__le32 w8;
4018 	__le32 w9;
4019 	__le32 w10;
4020 	__le32 w11;
4021 	__le32 w12;
4022 	__le32 w13;
4023 	__le32 w14;
4024 	__le32 w15;
4025 	__le32 w16;
4026 	__le32 w17;
4027 	__le32 w18;
4028 	__le32 w19;
4029 } __packed;
4030 
4031 #define RTW89_C2H_MAC_TX_RPT_W12_TX_STATE_V2 GENMASK(9, 8)
4032 #define RTW89_C2H_MAC_TX_RPT_W12_SW_DEFINE_V2 GENMASK(15, 12)
4033 #define RTW89_C2H_MAC_TX_RPT_W14_DATA_TX_CNT_V2 GENMASK(15, 10)
4034 
4035 struct rtw89_mac_mcc_tsf_rpt {
4036 	u32 macid_x;
4037 	u32 macid_y;
4038 	u32 tsf_x_low;
4039 	u32 tsf_x_high;
4040 	u32 tsf_y_low;
4041 	u32 tsf_y_high;
4042 };
4043 
4044 static_assert(sizeof(struct rtw89_mac_mcc_tsf_rpt) <= RTW89_COMPLETION_BUF_SIZE);
4045 
4046 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_MACID_X(c2h) \
4047 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 0))
4048 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_MACID_Y(c2h) \
4049 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
4050 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_GROUP(c2h) \
4051 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(17, 16))
4052 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_LOW_X(c2h) \
4053 	le32_get_bits(*((const __le32 *)(c2h) + 3), GENMASK(31, 0))
4054 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_HIGH_X(c2h) \
4055 	le32_get_bits(*((const __le32 *)(c2h) + 4), GENMASK(31, 0))
4056 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_LOW_Y(c2h) \
4057 	le32_get_bits(*((const __le32 *)(c2h) + 5), GENMASK(31, 0))
4058 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_HIGH_Y(c2h) \
4059 	le32_get_bits(*((const __le32 *)(c2h) + 6), GENMASK(31, 0))
4060 
4061 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_STATUS(c2h) \
4062 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(5, 0))
4063 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_GROUP(c2h) \
4064 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 6))
4065 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_MACID(c2h) \
4066 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
4067 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_TSF_LOW(c2h) \
4068 	le32_get_bits(*((const __le32 *)(c2h) + 3), GENMASK(31, 0))
4069 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_TSF_HIGH(c2h) \
4070 	le32_get_bits(*((const __le32 *)(c2h) + 4), GENMASK(31, 0))
4071 
4072 struct rtw89_c2h_mlo_link_cfg_rpt {
4073 	struct rtw89_c2h_hdr hdr;
4074 	__le32 w2;
4075 } __packed;
4076 
4077 #define RTW89_C2H_MLO_LINK_CFG_RPT_W2_MACID GENMASK(15, 0)
4078 #define RTW89_C2H_MLO_LINK_CFG_RPT_W2_STATUS GENMASK(19, 16)
4079 
4080 enum rtw89_c2h_mlo_link_status {
4081 	RTW89_C2H_MLO_LINK_CFG_IDLE = 0,
4082 	RTW89_C2H_MLO_LINK_CFG_DONE = 1,
4083 	RTW89_C2H_MLO_LINK_CFG_ISSUE_NULL_FAIL = 2,
4084 	RTW89_C2H_MLO_LINK_CFG_TX_NULL_FAIL = 3,
4085 	RTW89_C2H_MLO_LINK_CFG_ROLE_NOT_EXIST = 4,
4086 	RTW89_C2H_MLO_LINK_CFG_NULL_1_TIMEOUT = 5,
4087 	RTW89_C2H_MLO_LINK_CFG_NULL_0_TIMEOUT = 6,
4088 	RTW89_C2H_MLO_LINK_CFG_RUNNING = 0xff,
4089 };
4090 
4091 struct rtw89_mac_mrc_tsf_rpt {
4092 	unsigned int num;
4093 	u64 tsfs[RTW89_MAC_MRC_MAX_REQ_TSF_NUM];
4094 };
4095 
4096 static_assert(sizeof(struct rtw89_mac_mrc_tsf_rpt) <= RTW89_COMPLETION_BUF_SIZE);
4097 
4098 struct rtw89_c2h_mrc_tsf_rpt_info {
4099 	__le32 tsf_low;
4100 	__le32 tsf_high;
4101 } __packed;
4102 
4103 struct rtw89_c2h_mrc_tsf_rpt {
4104 	struct rtw89_c2h_hdr hdr;
4105 	__le32 w2;
4106 	struct rtw89_c2h_mrc_tsf_rpt_info infos[];
4107 } __packed;
4108 
4109 #define RTW89_C2H_MRC_TSF_RPT_W2_REQ_TSF_NUM GENMASK(7, 0)
4110 
4111 struct rtw89_c2h_mrc_status_rpt {
4112 	struct rtw89_c2h_hdr hdr;
4113 	__le32 w2;
4114 	__le32 tsf_low;
4115 	__le32 tsf_high;
4116 } __packed;
4117 
4118 #define RTW89_C2H_MRC_STATUS_RPT_W2_STATUS GENMASK(5, 0)
4119 #define RTW89_C2H_MRC_STATUS_RPT_W2_SCH_IDX GENMASK(7, 6)
4120 
4121 struct rtw89_c2h_pkt_ofld_rsp {
4122 	__le32 w0;
4123 	__le32 w1;
4124 	__le32 w2;
4125 } __packed;
4126 
4127 #define RTW89_C2H_PKT_OFLD_RSP_W2_PTK_ID GENMASK(7, 0)
4128 #define RTW89_C2H_PKT_OFLD_RSP_W2_PTK_OP GENMASK(10, 8)
4129 #define RTW89_C2H_PKT_OFLD_RSP_W2_PTK_LEN GENMASK(31, 16)
4130 
4131 struct rtw89_c2h_tx_duty_rpt {
4132 	struct rtw89_c2h_hdr c2h_hdr;
4133 	__le32 w2;
4134 } __packed;
4135 
4136 #define RTW89_C2H_TX_DUTY_RPT_W2_TIMER_ERR GENMASK(2, 0)
4137 
4138 struct rtw89_c2h_wow_aoac_report {
4139 	struct rtw89_c2h_hdr c2h_hdr;
4140 	u8 rpt_ver;
4141 	u8 sec_type;
4142 	u8 key_idx;
4143 	u8 pattern_idx;
4144 	u8 rekey_ok;
4145 	u8 rsvd1[3];
4146 	u8 ptk_tx_iv[8];
4147 	u8 eapol_key_replay_count[8];
4148 	u8 gtk[32];
4149 	u8 ptk_rx_iv[8];
4150 	u8 gtk_rx_iv[4][8];
4151 	__le64 igtk_key_id;
4152 	__le64 igtk_ipn;
4153 	u8 igtk[32];
4154 	u8 csa_pri_ch;
4155 	u8 csa_bw_ch_offset;
4156 	u8 csa_ch_band_chsw_failed;
4157 	u8 csa_rsvd1;
4158 } __packed;
4159 
4160 #define RTW89_C2H_WOW_AOAC_RPT_REKEY_IDX BIT(0)
4161 
4162 struct rtw89_c2h_pwr_int_notify {
4163 	struct rtw89_c2h_hdr hdr;
4164 	__le32 w2;
4165 } __packed;
4166 
4167 #define RTW89_C2H_PWR_INT_NOTIFY_W2_MACID GENMASK(15, 0)
4168 #define RTW89_C2H_PWR_INT_NOTIFY_W2_PWR_STATUS BIT(16)
4169 
4170 struct rtw89_h2c_tx_duty {
4171 	__le32 w0;
4172 	__le32 w1;
4173 } __packed;
4174 
4175 #define RTW89_H2C_TX_DUTY_W0_PAUSE_INTVL_MASK GENMASK(15, 0)
4176 #define RTW89_H2C_TX_DUTY_W0_TX_INTVL_MASK GENMASK(31, 16)
4177 #define RTW89_H2C_TX_DUTY_W1_STOP BIT(0)
4178 
4179 struct rtw89_h2c_bcnfltr {
4180 	__le32 w0;
4181 } __packed;
4182 
4183 #define RTW89_H2C_BCNFLTR_W0_MON_RSSI BIT(0)
4184 #define RTW89_H2C_BCNFLTR_W0_MON_BCN BIT(1)
4185 #define RTW89_H2C_BCNFLTR_W0_MON_EN BIT(2)
4186 #define RTW89_H2C_BCNFLTR_W0_MODE GENMASK(4, 3)
4187 #define RTW89_H2C_BCNFLTR_W0_BCN_LOSS_CNT_H3 GENMASK(7, 5)
4188 #define RTW89_H2C_BCNFLTR_W0_BCN_LOSS_CNT_L4 GENMASK(11, 8)
4189 #define RTW89_H2C_BCNFLTR_W0_RSSI_HYST GENMASK(15, 12)
4190 #define RTW89_H2C_BCNFLTR_W0_RSSI_THRESHOLD GENMASK(23, 16)
4191 #define RTW89_H2C_BCNFLTR_W0_MAC_ID GENMASK(31, 24)
4192 
4193 struct rtw89_h2c_ofld_rssi {
4194 	__le32 w0;
4195 	__le32 w1;
4196 } __packed;
4197 
4198 #define RTW89_H2C_OFLD_RSSI_W0_MACID GENMASK(7, 0)
4199 #define RTW89_H2C_OFLD_RSSI_W0_NUM GENMASK(15, 8)
4200 #define RTW89_H2C_OFLD_RSSI_W1_VAL GENMASK(7, 0)
4201 
4202 struct rtw89_h2c_ofld {
4203 	__le32 w0;
4204 } __packed;
4205 
4206 #define RTW89_H2C_OFLD_W0_MAC_ID GENMASK(7, 0)
4207 #define RTW89_H2C_OFLD_W0_TX_TP GENMASK(17, 8)
4208 #define RTW89_H2C_OFLD_W0_RX_TP GENMASK(27, 18)
4209 
4210 #define RTW89_MFW_SIG	0xFF
4211 
4212 struct rtw89_mfw_info {
4213 	u8 cv;
4214 	u8 type; /* enum rtw89_fw_type */
4215 	u8 mp;
4216 	u8 rsvd;
4217 	__le32 shift;
4218 	__le32 size;
4219 	u8 rsvd2[4];
4220 } __packed;
4221 
4222 struct rtw89_mfw_hdr {
4223 	u8 sig;	/* RTW89_MFW_SIG */
4224 	u8 fw_nr;
4225 	u8 rsvd0[2];
4226 	struct {
4227 		u8 major;
4228 		u8 minor;
4229 		u8 sub;
4230 		u8 idx;
4231 	} ver;
4232 	u8 rsvd1[8];
4233 	struct rtw89_mfw_info info[];
4234 } __packed;
4235 
4236 struct rtw89_fw_logsuit_hdr {
4237 	__le32 rsvd;
4238 	__le32 count;
4239 	__le32 ids[];
4240 } __packed;
4241 
4242 #define RTW89_FW_ELEMENT_ALIGN 16
4243 
4244 enum rtw89_fw_element_id {
4245 	RTW89_FW_ELEMENT_ID_BBMCU0 = 0,
4246 	RTW89_FW_ELEMENT_ID_BBMCU1 = 1,
4247 	RTW89_FW_ELEMENT_ID_BB_REG = 2,
4248 	RTW89_FW_ELEMENT_ID_BB_GAIN = 3,
4249 	RTW89_FW_ELEMENT_ID_RADIO_A = 4,
4250 	RTW89_FW_ELEMENT_ID_RADIO_B = 5,
4251 	RTW89_FW_ELEMENT_ID_RADIO_C = 6,
4252 	RTW89_FW_ELEMENT_ID_RADIO_D = 7,
4253 	RTW89_FW_ELEMENT_ID_RF_NCTL = 8,
4254 	RTW89_FW_ELEMENT_ID_TXPWR_BYRATE = 9,
4255 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_2GHZ = 10,
4256 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_5GHZ = 11,
4257 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_6GHZ = 12,
4258 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_2GHZ = 13,
4259 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_5GHZ = 14,
4260 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_6GHZ = 15,
4261 	RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT = 16,
4262 	RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT_RU = 17,
4263 	RTW89_FW_ELEMENT_ID_TXPWR_TRK = 18,
4264 	RTW89_FW_ELEMENT_ID_RFKLOG_FMT = 19,
4265 	RTW89_FW_ELEMENT_ID_REGD = 20,
4266 	RTW89_FW_ELEMENT_ID_TXPWR_DA_LMT_2GHZ = 21,
4267 	RTW89_FW_ELEMENT_ID_TXPWR_DA_LMT_5GHZ = 22,
4268 	RTW89_FW_ELEMENT_ID_TXPWR_DA_LMT_6GHZ = 23,
4269 	RTW89_FW_ELEMENT_ID_TXPWR_DA_LMT_RU_2GHZ = 24,
4270 	RTW89_FW_ELEMENT_ID_TXPWR_DA_LMT_RU_5GHZ = 25,
4271 	RTW89_FW_ELEMENT_ID_TXPWR_DA_LMT_RU_6GHZ = 26,
4272 	RTW89_FW_ELEMENT_ID_AFE_PWR_SEQ = 27,
4273 	RTW89_FW_ELEMENT_ID_DIAG_MAC = 28,
4274 	RTW89_FW_ELEMENT_ID_TX_COMP = 29,
4275 
4276 	RTW89_FW_ELEMENT_ID_NUM,
4277 };
4278 
4279 #define BITS_OF_RTW89_TXPWR_FW_ELEMENTS_NO_6GHZ \
4280 	(BIT(RTW89_FW_ELEMENT_ID_TXPWR_BYRATE) | \
4281 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_2GHZ) | \
4282 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_5GHZ) | \
4283 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_2GHZ) | \
4284 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_5GHZ) | \
4285 	 BIT(RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT) | \
4286 	 BIT(RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT_RU))
4287 
4288 #define BITS_OF_RTW89_TXPWR_FW_ELEMENTS \
4289 	(BITS_OF_RTW89_TXPWR_FW_ELEMENTS_NO_6GHZ | \
4290 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_6GHZ) | \
4291 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_6GHZ))
4292 
4293 #define RTW89_AX_GEN_DEF_NEEDED_FW_ELEMENTS_NO_6GHZ \
4294 	(BIT(RTW89_FW_ELEMENT_ID_BB_REG) | \
4295 	 BIT(RTW89_FW_ELEMENT_ID_RADIO_A) | \
4296 	 BIT(RTW89_FW_ELEMENT_ID_RADIO_B) | \
4297 	 BIT(RTW89_FW_ELEMENT_ID_RF_NCTL) | \
4298 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_TRK) | \
4299 	 BITS_OF_RTW89_TXPWR_FW_ELEMENTS_NO_6GHZ)
4300 
4301 #define RTW89_BE_GEN_DEF_NEEDED_FW_ELEMENTS_BASE \
4302 	(BIT(RTW89_FW_ELEMENT_ID_BB_REG) | \
4303 	 BIT(RTW89_FW_ELEMENT_ID_RADIO_A) | \
4304 	 BIT(RTW89_FW_ELEMENT_ID_RADIO_B) | \
4305 	 BIT(RTW89_FW_ELEMENT_ID_RF_NCTL) | \
4306 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_TRK) | \
4307 	 BITS_OF_RTW89_TXPWR_FW_ELEMENTS)
4308 
4309 #define RTW89_BE_GEN_DEF_NEEDED_FW_ELEMENTS \
4310 	(RTW89_BE_GEN_DEF_NEEDED_FW_ELEMENTS_BASE | \
4311 	 BIT(RTW89_FW_ELEMENT_ID_BBMCU0))
4312 
4313 #define RTW89_BE_GEN_DEF_NEEDED_FW_ELEMENTS_V1 \
4314 	(RTW89_BE_GEN_DEF_NEEDED_FW_ELEMENTS_BASE | \
4315 	 BIT(RTW89_FW_ELEMENT_ID_AFE_PWR_SEQ) | \
4316 	 BIT(RTW89_FW_ELEMENT_ID_TX_COMP))
4317 
4318 struct __rtw89_fw_txpwr_element {
4319 	u8 rsvd0;
4320 	u8 rsvd1;
4321 	u8 rfe_type;
4322 	u8 ent_sz;
4323 	__le32 num_ents;
4324 	u8 content[];
4325 } __packed;
4326 
4327 struct __rtw89_fw_regd_element {
4328 	u8 rsvd0;
4329 	u8 rsvd1;
4330 	u8 rsvd2;
4331 	u8 ent_sz;
4332 	__le32 num_ents;
4333 	u8 content[];
4334 } __packed;
4335 
4336 enum rtw89_fw_txpwr_trk_type {
4337 	__RTW89_FW_TXPWR_TRK_TYPE_6GHZ_START = 0,
4338 	RTW89_FW_TXPWR_TRK_TYPE_6GB_N = 0,
4339 	RTW89_FW_TXPWR_TRK_TYPE_6GB_P = 1,
4340 	RTW89_FW_TXPWR_TRK_TYPE_6GA_N = 2,
4341 	RTW89_FW_TXPWR_TRK_TYPE_6GA_P = 3,
4342 	__RTW89_FW_TXPWR_TRK_TYPE_6GHZ_MAX = 3,
4343 
4344 	__RTW89_FW_TXPWR_TRK_TYPE_5GHZ_START = 4,
4345 	RTW89_FW_TXPWR_TRK_TYPE_5GB_N = 4,
4346 	RTW89_FW_TXPWR_TRK_TYPE_5GB_P = 5,
4347 	RTW89_FW_TXPWR_TRK_TYPE_5GA_N = 6,
4348 	RTW89_FW_TXPWR_TRK_TYPE_5GA_P = 7,
4349 	__RTW89_FW_TXPWR_TRK_TYPE_5GHZ_MAX = 7,
4350 
4351 	__RTW89_FW_TXPWR_TRK_TYPE_2GHZ_START = 8,
4352 	RTW89_FW_TXPWR_TRK_TYPE_2GB_N = 8,
4353 	RTW89_FW_TXPWR_TRK_TYPE_2GB_P = 9,
4354 	RTW89_FW_TXPWR_TRK_TYPE_2GA_N = 10,
4355 	RTW89_FW_TXPWR_TRK_TYPE_2GA_P = 11,
4356 	RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_N = 12,
4357 	RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_P = 13,
4358 	RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_N = 14,
4359 	RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_P = 15,
4360 	__RTW89_FW_TXPWR_TRK_TYPE_2GHZ_MAX = 15,
4361 
4362 	RTW89_FW_TXPWR_TRK_TYPE_NR,
4363 };
4364 
4365 struct rtw89_fw_txpwr_track_cfg {
4366 	const s8 (*delta[RTW89_FW_TXPWR_TRK_TYPE_NR])[DELTA_SWINGIDX_SIZE];
4367 };
4368 
4369 #define RTW89_DEFAULT_NEEDED_FW_TXPWR_TRK_6GHZ \
4370 	(BIT(RTW89_FW_TXPWR_TRK_TYPE_6GB_N) | \
4371 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_6GB_P) | \
4372 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_6GA_N) | \
4373 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_6GA_P))
4374 #define RTW89_DEFAULT_NEEDED_FW_TXPWR_TRK_5GHZ \
4375 	(BIT(RTW89_FW_TXPWR_TRK_TYPE_5GB_N) | \
4376 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_5GB_P) | \
4377 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_5GA_N) | \
4378 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_5GA_P))
4379 #define RTW89_DEFAULT_NEEDED_FW_TXPWR_TRK_2GHZ \
4380 	(BIT(RTW89_FW_TXPWR_TRK_TYPE_2GB_N) | \
4381 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2GB_P) | \
4382 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2GA_N) | \
4383 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2GA_P) | \
4384 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_N) | \
4385 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_P) | \
4386 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_N) | \
4387 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_P))
4388 
4389 enum rtw89_fw_afe_action {
4390 	RTW89_FW_AFE_ACTION_WRITE = 0,
4391 	RTW89_FW_AFE_ACTION_DELAY = 1,
4392 	RTW89_FW_AFE_ACTION_POLL = 2,
4393 };
4394 
4395 enum rtw89_fw_afe_cat {
4396 	RTW89_FW_AFE_CAT_BB = 0,
4397 	RTW89_FW_AFE_CAT_BB1 = 1,
4398 	RTW89_FW_AFE_CAT_MAC = 2,
4399 	RTW89_FW_AFE_CAT_MAC1 = 3,
4400 	RTW89_FW_AFE_CAT_AFEDIG = 4,
4401 	RTW89_FW_AFE_CAT_AFEDIG1 = 5,
4402 };
4403 
4404 enum rtw89_fw_afe_class {
4405 	RTW89_FW_AFE_CLASS_P0 = 0,
4406 	RTW89_FW_AFE_CLASS_P1 = 1,
4407 	RTW89_FW_AFE_CLASS_P2 = 2,
4408 	RTW89_FW_AFE_CLASS_P3 = 3,
4409 	RTW89_FW_AFE_CLASS_P4 = 4,
4410 	RTW89_FW_AFE_CLASS_CMN = 5,
4411 };
4412 
4413 struct rtw89_fw_element_hdr {
4414 	__le32 id; /* enum rtw89_fw_element_id */
4415 	__le32 size; /* exclude header size */
4416 	u8 ver[4];
4417 	__le16 aid; /* should match rtw89_hal::aid */
4418 	__le16 rsvd0;
4419 	__le32 rsvd1;
4420 	__le32 rsvd2;
4421 	union {
4422 		struct {
4423 			u8 priv[8];
4424 			u8 contents[];
4425 		} __packed common;
4426 		struct {
4427 			u8 idx;
4428 			u8 rsvd[7];
4429 			struct {
4430 				__le32 addr;
4431 				__le32 data;
4432 			} __packed regs[];
4433 		} __packed reg2;
4434 		struct {
4435 			u8 cv;
4436 			u8 priv[7];
4437 			u8 contents[];
4438 		} __packed bbmcu;
4439 		struct {
4440 			__le32 bitmap; /* bitmap of enum rtw89_fw_txpwr_trk_type */
4441 			__le32 rsvd;
4442 			s8 contents[][DELTA_SWINGIDX_SIZE];
4443 		} __packed txpwr_trk;
4444 		struct {
4445 			u8 nr;
4446 			u8 rsvd[3];
4447 			u8 rfk_id; /* enum rtw89_phy_c2h_rfk_log_func */
4448 			u8 rsvd1[3];
4449 			__le16 offset[];
4450 		} __packed rfk_log_fmt;
4451 		struct {
4452 			u8 rsvd[8];
4453 			struct rtw89_phy_afe_info {
4454 				__le32 action; /* enum rtw89_fw_afe_action */
4455 				__le32 cat; /* enum rtw89_fw_afe_cat */
4456 				__le32 class; /* enum rtw89_fw_afe_class */
4457 				__le32 addr;
4458 				__le32 mask;
4459 				__le32 val;
4460 			} __packed infos[];
4461 		} __packed afe;
4462 		struct {
4463 			__le32 rule_size;
4464 			u8 rsvd[4];
4465 			u8 rules_and_msgs[];
4466 		} __packed diag_mac;
4467 		struct __rtw89_fw_txpwr_element txpwr;
4468 		struct __rtw89_fw_regd_element regd;
4469 	} __packed u;
4470 } __packed;
4471 
4472 struct fwcmd_hdr {
4473 	__le32 hdr0;
4474 	__le32 hdr1;
4475 };
4476 
4477 union rtw89_compat_fw_hdr {
4478 	struct rtw89_mfw_hdr mfw_hdr;
4479 	struct rtw89_fw_hdr fw_hdr;
4480 };
4481 
4482 static inline u32 rtw89_compat_fw_hdr_ver_code(const void *fw_buf)
4483 {
4484 	const union rtw89_compat_fw_hdr *compat = (typeof(compat))fw_buf;
4485 
4486 	if (compat->mfw_hdr.sig == RTW89_MFW_SIG)
4487 		return RTW89_MFW_HDR_VER_CODE(&compat->mfw_hdr);
4488 	else
4489 		return RTW89_FW_HDR_VER_CODE(&compat->fw_hdr);
4490 }
4491 
4492 static inline void rtw89_fw_get_filename(char *buf, size_t size,
4493 					 const char *fw_basename, int fw_format)
4494 {
4495 	if (fw_format <= 0)
4496 		snprintf(buf, size, "%s.bin", fw_basename);
4497 	else
4498 		snprintf(buf, size, "%s-%d.bin", fw_basename, fw_format);
4499 }
4500 
4501 #define RTW89_H2C_RF_PAGE_SIZE 500
4502 #define RTW89_H2C_RF_PAGE_NUM 3
4503 struct rtw89_fw_h2c_rf_reg_info {
4504 	enum rtw89_rf_path rf_path;
4505 	__le32 rtw89_phy_config_rf_h2c[RTW89_H2C_RF_PAGE_NUM][RTW89_H2C_RF_PAGE_SIZE];
4506 	u16 curr_idx;
4507 };
4508 
4509 #define H2C_SEC_CAM_LEN			24
4510 
4511 #define H2C_HEADER_LEN			8
4512 #define H2C_HDR_CAT			GENMASK(1, 0)
4513 #define H2C_HDR_CLASS			GENMASK(7, 2)
4514 #define H2C_HDR_FUNC			GENMASK(15, 8)
4515 #define H2C_HDR_DEL_TYPE		GENMASK(19, 16)
4516 #define H2C_HDR_H2C_SEQ			GENMASK(31, 24)
4517 #define H2C_HDR_TOTAL_LEN		GENMASK(13, 0)
4518 #define H2C_HDR_REC_ACK			BIT(14)
4519 #define H2C_HDR_DONE_ACK		BIT(15)
4520 
4521 #define FWCMD_TYPE_H2C			0
4522 
4523 #define H2C_CAT_TEST		0x0
4524 
4525 /* CLASS 5 - FW STATUS TEST */
4526 #define H2C_CL_FW_STATUS_TEST		0x5
4527 #define H2C_FUNC_CPU_EXCEPTION		0x1
4528 
4529 #define H2C_CAT_MAC		0x1
4530 
4531 /* CLASS 0 - FW INFO */
4532 #define H2C_CL_FW_INFO			0x0
4533 #define H2C_FUNC_LOG_CFG		0x0
4534 #define H2C_FUNC_MAC_GENERAL_PKT	0x1
4535 
4536 /* CLASS 1 - WOW */
4537 #define H2C_CL_MAC_WOW			0x1
4538 enum rtw89_wow_h2c_func {
4539 	H2C_FUNC_KEEP_ALIVE		= 0x0,
4540 	H2C_FUNC_DISCONNECT_DETECT	= 0x1,
4541 	H2C_FUNC_WOW_GLOBAL		= 0x2,
4542 	H2C_FUNC_GTK_OFLD		= 0x3,
4543 	H2C_FUNC_ARP_OFLD		= 0x4,
4544 	H2C_FUNC_NLO			= 0x7,
4545 	H2C_FUNC_WAKEUP_CTRL		= 0x8,
4546 	H2C_FUNC_WOW_CAM_UPD		= 0xC,
4547 	H2C_FUNC_AOAC_REPORT_REQ	= 0xD,
4548 	H2C_FUNC_WOW_PLD_CAM_UPD	= 0x12,
4549 
4550 	NUM_OF_RTW89_WOW_H2C_FUNC,
4551 };
4552 
4553 #define RTW89_WOW_WAIT_COND(tag, func) \
4554 	((tag) * NUM_OF_RTW89_WOW_H2C_FUNC + (func))
4555 
4556 #define RTW89_WOW_WAIT_COND_AOAC \
4557 	RTW89_WOW_WAIT_COND(0 /* don't care */, H2C_FUNC_AOAC_REPORT_REQ)
4558 
4559 /* CLASS 2 - PS */
4560 #define H2C_CL_MAC_PS			0x2
4561 enum rtw89_ps_h2c_func {
4562 	H2C_FUNC_MAC_LPS_PARM		= 0x0,
4563 	H2C_FUNC_P2P_ACT		= 0x1,
4564 	H2C_FUNC_IPS_CFG		= 0x3,
4565 	H2C_FUNC_PS_POWER_LEVEL		= 0x7,
4566 	H2C_FUNC_TBTT_TUNING		= 0xA,
4567 
4568 	NUM_OF_RTW89_PS_H2C_FUNC,
4569 };
4570 
4571 #define RTW89_PS_WAIT_COND(tag, func) \
4572 	((tag) * NUM_OF_RTW89_PS_H2C_FUNC + (func))
4573 
4574 #define RTW89_PS_WAIT_COND_IPS_CFG \
4575 	RTW89_PS_WAIT_COND(0 /* don't care */, H2C_FUNC_IPS_CFG)
4576 
4577 /* CLASS 3 - FW download */
4578 #define H2C_CL_MAC_FWDL		0x3
4579 #define H2C_FUNC_MAC_FWHDR_DL		0x0
4580 
4581 /* CLASS 5 - Frame Exchange */
4582 #define H2C_CL_MAC_FR_EXCHG		0x5
4583 #define H2C_FUNC_MAC_CCTLINFO_UD	0x2
4584 #define H2C_FUNC_MAC_BCN_UPD		0x5
4585 #define H2C_FUNC_MAC_DCTLINFO_UD_V1	0x9
4586 #define H2C_FUNC_MAC_CCTLINFO_UD_V1	0xa
4587 #define H2C_FUNC_MAC_DCTLINFO_UD_V2	0xc
4588 #define H2C_FUNC_MAC_BCN_UPD_BE		0xd
4589 #define H2C_FUNC_MAC_DCTLINFO_UD_V3	0x10
4590 #define H2C_FUNC_MAC_CCTLINFO_UD_G7	0x11
4591 
4592 /* CLASS 6 - Address CAM */
4593 #define H2C_CL_MAC_ADDR_CAM_UPDATE	0x6
4594 #define H2C_FUNC_MAC_ADDR_CAM_UPD	0x0
4595 
4596 /* CLASS 8 - Media Status Report */
4597 #define H2C_CL_MAC_MEDIA_RPT		0x8
4598 #define H2C_FUNC_MAC_JOININFO		0x0
4599 #define H2C_FUNC_MAC_FWROLE_MAINTAIN	0x4
4600 #define H2C_FUNC_NOTIFY_DBCC		0x5
4601 
4602 /* CLASS 9 - FW offload */
4603 #define H2C_CL_MAC_FW_OFLD		0x9
4604 enum rtw89_fw_ofld_h2c_func {
4605 	H2C_FUNC_PACKET_OFLD		= 0x1,
4606 	H2C_FUNC_MAC_MACID_PAUSE	= 0x8,
4607 	H2C_FUNC_USR_EDCA		= 0xF,
4608 	H2C_FUNC_TSF32_TOGL		= 0x10,
4609 	H2C_FUNC_OFLD_CFG		= 0x14,
4610 	H2C_FUNC_ADD_SCANOFLD_CH	= 0x16,
4611 	H2C_FUNC_SCANOFLD		= 0x17,
4612 	H2C_FUNC_TX_DUTY		= 0x18,
4613 	H2C_FUNC_PKT_DROP		= 0x1b,
4614 	H2C_FUNC_CFG_BCNFLTR		= 0x1e,
4615 	H2C_FUNC_OFLD_RSSI		= 0x1f,
4616 	H2C_FUNC_OFLD_TP		= 0x20,
4617 	H2C_FUNC_MAC_MACID_PAUSE_SLEEP	= 0x28,
4618 	H2C_FUNC_SCANOFLD_BE		= 0x2c,
4619 	H2C_FUNC_TRX_PROTECT		= 0x34,
4620 
4621 	NUM_OF_RTW89_FW_OFLD_H2C_FUNC,
4622 };
4623 
4624 #define RTW89_FW_OFLD_WAIT_COND(tag, func) \
4625 	((tag) * NUM_OF_RTW89_FW_OFLD_H2C_FUNC + (func))
4626 
4627 #define RTW89_FW_OFLD_WAIT_COND_PKT_OFLD(pkt_id, pkt_op) \
4628 	RTW89_FW_OFLD_WAIT_COND(RTW89_PKT_OFLD_WAIT_TAG(pkt_id, pkt_op), \
4629 				H2C_FUNC_PACKET_OFLD)
4630 #define RTW89_FW_OFLD_WAIT_COND_TRX_PROTECT RTW89_FW_OFLD_WAIT_COND(0, H2C_FUNC_TRX_PROTECT)
4631 
4632 #define RTW89_SCANOFLD_WAIT_COND_ADD_CH RTW89_FW_OFLD_WAIT_COND(0, H2C_FUNC_ADD_SCANOFLD_CH)
4633 
4634 #define RTW89_SCANOFLD_WAIT_COND_START RTW89_FW_OFLD_WAIT_COND(0, H2C_FUNC_SCANOFLD)
4635 #define RTW89_SCANOFLD_WAIT_COND_STOP RTW89_FW_OFLD_WAIT_COND(1, H2C_FUNC_SCANOFLD)
4636 #define RTW89_SCANOFLD_BE_WAIT_COND_START RTW89_FW_OFLD_WAIT_COND(0, H2C_FUNC_SCANOFLD_BE)
4637 #define RTW89_SCANOFLD_BE_WAIT_COND_STOP RTW89_FW_OFLD_WAIT_COND(1, H2C_FUNC_SCANOFLD_BE)
4638 
4639 
4640 /* CLASS 10 - Security CAM */
4641 #define H2C_CL_MAC_SEC_CAM		0xa
4642 #define H2C_FUNC_MAC_SEC_UPD		0x1
4643 
4644 /* CLASS 12 - BA CAM */
4645 #define H2C_CL_BA_CAM			0xc
4646 #define H2C_FUNC_MAC_BA_CAM		0x0
4647 #define H2C_FUNC_MAC_BA_CAM_V1		0x1
4648 #define H2C_FUNC_MAC_BA_CAM_INIT	0x2
4649 
4650 /* CLASS 14 - MCC */
4651 #define H2C_CL_MCC			0xe
4652 enum rtw89_mcc_h2c_func {
4653 	H2C_FUNC_ADD_MCC		= 0x0,
4654 	H2C_FUNC_START_MCC		= 0x1,
4655 	H2C_FUNC_STOP_MCC		= 0x2,
4656 	H2C_FUNC_DEL_MCC_GROUP		= 0x3,
4657 	H2C_FUNC_RESET_MCC_GROUP	= 0x4,
4658 	H2C_FUNC_MCC_REQ_TSF		= 0x5,
4659 	H2C_FUNC_MCC_MACID_BITMAP	= 0x6,
4660 	H2C_FUNC_MCC_SYNC		= 0x7,
4661 	H2C_FUNC_MCC_SET_DURATION	= 0x8,
4662 
4663 	NUM_OF_RTW89_MCC_H2C_FUNC,
4664 };
4665 
4666 #define RTW89_MCC_WAIT_COND(group, func) \
4667 	((group) * NUM_OF_RTW89_MCC_H2C_FUNC + (func))
4668 
4669 /* CLASS 20 - MLO */
4670 #define H2C_CL_MLO                     0x14
4671 enum rtw89_mlo_h2c_func {
4672 	H2C_FUNC_MLO_TBL_CFG		= 0x0,
4673 	H2C_FUNC_MLO_STA_CFG		= 0x1,
4674 	H2C_FUNC_MLO_TTLM		= 0x2,
4675 	H2C_FUNC_MLO_DM_CFG		= 0x3,
4676 	H2C_FUNC_MLO_EMLSR_STA_CFG	= 0x4,
4677 	H2C_FUNC_MLO_MCMLO_RELINK_DROP	= 0x5,
4678 	H2C_FUNC_MLO_MCMLO_SN_SYNC	= 0x6,
4679 	H2C_FUNC_MLO_RELINK		= 0x7,
4680 	H2C_FUNC_MLO_LINK_CFG		= 0x8,
4681 	H2C_FUNC_MLO_DM_DBG		= 0x9,
4682 
4683 	NUM_OF_RTW89_MLO_H2C_FUNC,
4684 };
4685 
4686 #define RTW89_MLO_WAIT_COND(macid, func) \
4687 	((macid) * NUM_OF_RTW89_MLO_H2C_FUNC + (func))
4688 
4689 /* CLASS 24 - MRC */
4690 #define H2C_CL_MRC			0x18
4691 enum rtw89_mrc_h2c_func {
4692 	H2C_FUNC_MRC_REQ_TSF		= 0x0,
4693 	H2C_FUNC_ADD_MRC		= 0x1,
4694 	H2C_FUNC_START_MRC		= 0x2,
4695 	H2C_FUNC_DEL_MRC		= 0x3,
4696 	H2C_FUNC_MRC_SYNC		= 0x4,
4697 	H2C_FUNC_MRC_UPD_DURATION	= 0x5,
4698 	H2C_FUNC_MRC_UPD_BITMAP		= 0x6,
4699 
4700 	NUM_OF_RTW89_MRC_H2C_FUNC,
4701 };
4702 
4703 /* can consider MRC's sch_idx as MCC's group */
4704 #define RTW89_MRC_WAIT_COND(sch_idx, func) \
4705 	((sch_idx) * NUM_OF_RTW89_MRC_H2C_FUNC + (func))
4706 
4707 #define RTW89_MRC_WAIT_COND_REQ_TSF \
4708 	RTW89_MRC_WAIT_COND(0 /* don't care */, H2C_FUNC_MRC_REQ_TSF)
4709 
4710 /* CLASS 36 - AP */
4711 #define H2C_CL_AP			0x24
4712 #define H2C_FUNC_AP_INFO 0x0
4713 
4714 #define H2C_CAT_OUTSRC			0x2
4715 
4716 #define H2C_CL_OUTSRC_RA		0x1
4717 #define H2C_FUNC_OUTSRC_RA_MACIDCFG	0x0
4718 
4719 #define H2C_CL_OUTSRC_DM		0x2
4720 #define H2C_FUNC_FW_MCC_DIG		0x6
4721 #define H2C_FUNC_FW_LPS_CH_INFO		0xb
4722 #define H2C_FUNC_FW_LPS_ML_CMN_INFO	0xe
4723 
4724 #define H2C_CL_OUTSRC_RF_REG_A		0x8
4725 #define H2C_CL_OUTSRC_RF_REG_B		0x9
4726 #define H2C_CL_OUTSRC_RF_FW_NOTIFY	0xa
4727 #define H2C_FUNC_OUTSRC_RF_GET_MCCCH	0x2
4728 #define H2C_FUNC_OUTSRC_RF_MCC_INFO	0xf
4729 #define H2C_FUNC_OUTSRC_RF_PS_INFO	0x10
4730 #define H2C_CL_OUTSRC_RF_FW_RFK		0xb
4731 
4732 enum rtw89_rfk_offload_h2c_func {
4733 	H2C_FUNC_RFK_TSSI_OFFLOAD = 0x0,
4734 	H2C_FUNC_RFK_IQK_OFFLOAD = 0x1,
4735 	H2C_FUNC_RFK_DPK_OFFLOAD = 0x3,
4736 	H2C_FUNC_RFK_TXGAPK_OFFLOAD = 0x4,
4737 	H2C_FUNC_RFK_DACK_OFFLOAD = 0x5,
4738 	H2C_FUNC_RFK_RXDCK_OFFLOAD = 0x6,
4739 	H2C_FUNC_RFK_PRE_NOTIFY = 0x8,
4740 	H2C_FUNC_RFK_TAS_OFFLOAD = 0x9,
4741 	H2C_FUNC_RFK_TXIQK_OFFOAD = 0xc,
4742 	H2C_FUNC_RFK_CIM3K_OFFOAD = 0xe,
4743 };
4744 
4745 struct rtw89_fw_h2c_rf_get_mccch {
4746 	__le32 ch_0_0;
4747 	__le32 ch_0_1;
4748 	__le32 ch_1_0;
4749 	__le32 ch_1_1;
4750 	__le32 current_channel;
4751 } __packed;
4752 
4753 struct rtw89_fw_h2c_rf_get_mccch_v0 {
4754 	__le32 ch_0;
4755 	__le32 ch_1;
4756 	__le32 band_0;
4757 	__le32 band_1;
4758 	__le32 current_channel;
4759 	__le32 current_band_type;
4760 } __packed;
4761 
4762 struct rtw89_h2c_mcc_dig {
4763 	__le32 w0;
4764 	__le32 w1;
4765 	__le32 w2;
4766 } __packed;
4767 
4768 #define RTW89_H2C_MCC_DIG_W0_REG_CNT GENMASK(7, 0)
4769 #define RTW89_H2C_MCC_DIG_W0_DM_EN BIT(8)
4770 #define RTW89_H2C_MCC_DIG_W0_IDX GENMASK(10, 9)
4771 #define RTW89_H2C_MCC_DIG_W0_SET BIT(11)
4772 #define RTW89_H2C_MCC_DIG_W0_PHY0_EN BIT(12)
4773 #define RTW89_H2C_MCC_DIG_W0_PHY1_EN BIT(13)
4774 #define RTW89_H2C_MCC_DIG_W0_CENTER_CH GENMASK(23, 16)
4775 #define RTW89_H2C_MCC_DIG_W0_BAND_TYPE GENMASK(31, 24)
4776 #define RTW89_H2C_MCC_DIG_W1_ADDR_LSB GENMASK(7, 0)
4777 #define RTW89_H2C_MCC_DIG_W1_ADDR_MSB GENMASK(15, 8)
4778 #define RTW89_H2C_MCC_DIG_W1_BMASK_LSB GENMASK(23, 16)
4779 #define RTW89_H2C_MCC_DIG_W1_BMASK_MSB GENMASK(31, 24)
4780 #define RTW89_H2C_MCC_DIG_W2_VAL_LSB GENMASK(7, 0)
4781 #define RTW89_H2C_MCC_DIG_W2_VAL_MSB GENMASK(15, 8)
4782 
4783 #define NUM_OF_RTW89_FW_RFK_PATH 2
4784 #define NUM_OF_RTW89_FW_RFK_TBL 3
4785 
4786 struct rtw89_h2c_rf_ps_info {
4787 	__le32 rf18[NUM_OF_RTW89_FW_RFK_PATH];
4788 	__le32 mlo_mode;
4789 	u8 pri_ch[NUM_OF_RTW89_FW_RFK_PATH];
4790 } __packed;
4791 
4792 struct rtw89_fw_h2c_rfk_pre_info_common {
4793 	struct {
4794 		__le32 ch[NUM_OF_RTW89_FW_RFK_PATH][NUM_OF_RTW89_FW_RFK_TBL];
4795 		__le32 band[NUM_OF_RTW89_FW_RFK_PATH][NUM_OF_RTW89_FW_RFK_TBL];
4796 	} __packed dbcc;
4797 
4798 	__le32 mlo_mode;
4799 	struct {
4800 		__le32 cur_ch[NUM_OF_RTW89_FW_RFK_PATH];
4801 		__le32 cur_band[NUM_OF_RTW89_FW_RFK_PATH];
4802 	} __packed tbl;
4803 
4804 	__le32 phy_idx;
4805 } __packed;
4806 
4807 struct rtw89_fw_h2c_rfk_pre_info_v0 {
4808 	struct rtw89_fw_h2c_rfk_pre_info_common common;
4809 
4810 	__le32 cur_band;
4811 	__le32 cur_bw;
4812 	__le32 cur_center_ch;
4813 
4814 	__le32 ktbl_sel0;
4815 	__le32 ktbl_sel1;
4816 	__le32 rfmod0;
4817 	__le32 rfmod1;
4818 
4819 	__le32 mlo_1_1;
4820 	__le32 rfe_type;
4821 	__le32 drv_mode;
4822 
4823 	struct {
4824 		__le32 ch[NUM_OF_RTW89_FW_RFK_PATH];
4825 		__le32 band[NUM_OF_RTW89_FW_RFK_PATH];
4826 	} __packed mlo;
4827 } __packed;
4828 
4829 struct rtw89_fw_h2c_rfk_pre_info_v1 {
4830 	struct rtw89_fw_h2c_rfk_pre_info_common common;
4831 	__le32 mlo_1_1;
4832 } __packed;
4833 
4834 struct rtw89_fw_h2c_rfk_pre_info_v2 {
4835 	struct rtw89_fw_h2c_rfk_pre_info_v1 base_v1;
4836 	__le32 cur_bandwidth[NUM_OF_RTW89_FW_RFK_PATH];
4837 } __packed;
4838 
4839 struct rtw89_fw_h2c_rfk_pre_info {
4840 	__le32 mlo_mode;
4841 	__le32 phy_idx;
4842 	__le32 mlo_1_1;
4843 } __packed;
4844 
4845 struct rtw89_fw_h2c_rfk_pre_info_mcc_v0 {
4846 	__le32 tbl_18[NUM_OF_RTW89_FW_RFK_TBL][NUM_OF_RTW89_FW_RFK_PATH];
4847 	__le32 cur_18[NUM_OF_RTW89_FW_RFK_PATH];
4848 	__le32 mlo_mode;
4849 } __packed;
4850 
4851 struct rtw89_fw_h2c_rfk_pre_info_mcc_v1 {
4852 	__le32 tbl_18[NUM_OF_RTW89_FW_RFK_TBL];
4853 	__le32 cur_18[NUM_OF_RTW89_FW_RFK_PATH];
4854 	__le32 mlo_mode;
4855 	__le32 mlo_1_1;
4856 	u8 phy_idx;
4857 	u8 tbl_idx;
4858 } __packed;
4859 
4860 struct rtw89_fw_h2c_rfk_pre_info_mcc {
4861 	struct rtw89_fw_h2c_rfk_pre_info_mcc_v1 base;
4862 	u8 rsvd[2];
4863 	__le32 aid;
4864 	u8 acv;
4865 	u8 rsvd2[3];
4866 } __packed;
4867 
4868 struct rtw89_h2c_rf_tssi {
4869 	__le16 len;
4870 	u8 phy;
4871 	u8 ch;
4872 	u8 bw;
4873 	u8 band;
4874 	u8 hwtx_en;
4875 	u8 cv;
4876 	s8 curr_tssi_cck_de[2];
4877 	s8 curr_tssi_cck_de_20m[2];
4878 	s8 curr_tssi_cck_de_40m[2];
4879 	s8 curr_tssi_efuse_cck_de[2];
4880 	s8 curr_tssi_ofdm_de[2];
4881 	s8 curr_tssi_ofdm_de_20m[2];
4882 	s8 curr_tssi_ofdm_de_40m[2];
4883 	s8 curr_tssi_ofdm_de_80m[2];
4884 	s8 curr_tssi_ofdm_de_160m[2];
4885 	s8 curr_tssi_ofdm_de_320m[2];
4886 	s8 curr_tssi_efuse_ofdm_de[2];
4887 	s8 curr_tssi_ofdm_de_diff_20m[2];
4888 	s8 curr_tssi_ofdm_de_diff_80m[2];
4889 	s8 curr_tssi_ofdm_de_diff_160m[2];
4890 	s8 curr_tssi_ofdm_de_diff_320m[2];
4891 	s8 curr_tssi_trim_de[2];
4892 	u8 pg_thermal[2];
4893 	u8 ftable[2][128];
4894 	u8 tssi_mode;
4895 	u8 rfe_type;
4896 } __packed;
4897 
4898 struct rtw89_h2c_rf_iqk_v0 {
4899 	__le32 phy_idx;
4900 	__le32 dbcc;
4901 } __packed;
4902 
4903 struct rtw89_h2c_rf_iqk {
4904 	u8 len;
4905 	u8 ktype;
4906 	u8 phy;
4907 	u8 kpath;
4908 	u8 band;
4909 	u8 bw;
4910 	u8 ch;
4911 	u8 cv;
4912 } __packed;
4913 
4914 struct rtw89_h2c_rf_dpk {
4915 	u8 len;
4916 	u8 phy;
4917 	u8 dpk_enable;
4918 	u8 kpath;
4919 	u8 cur_band;
4920 	u8 cur_bw;
4921 	u8 cur_ch;
4922 	u8 dpk_dbg_en;
4923 } __packed;
4924 
4925 struct rtw89_h2c_rf_txgapk {
4926 	u8 len;
4927 	u8 ktype;
4928 	u8 phy;
4929 	u8 kpath;
4930 	u8 band;
4931 	u8 bw;
4932 	u8 ch;
4933 	u8 cv;
4934 } __packed;
4935 
4936 struct rtw89_h2c_rf_dack {
4937 	u8 len;
4938 	u8 phy;
4939 	u8 type;
4940 } __packed;
4941 
4942 struct rtw89_h2c_rf_rxdck_v0 {
4943 	u8 len;
4944 	u8 phy;
4945 	u8 is_afe;
4946 	u8 kpath;
4947 	u8 cur_band;
4948 	u8 cur_bw;
4949 	u8 cur_ch;
4950 	u8 rxdck_dbg_en;
4951 } __packed;
4952 
4953 struct rtw89_h2c_rf_tas {
4954 	__le32 enable;
4955 } __packed;
4956 
4957 struct rtw89_h2c_rf_rxdck {
4958 	struct rtw89_h2c_rf_rxdck_v0 v0;
4959 	u8 is_chl_k;
4960 } __packed;
4961 
4962 struct rtw89_h2c_rf_txiqk {
4963 	u8 len;
4964 	u8 phy;
4965 	u8 txiqk_enable;
4966 	u8 is_wb_txiqk;
4967 	u8 kpath;
4968 	u8 cur_band;
4969 	u8 cur_bw;
4970 	u8 cur_ch;
4971 	u8 txiqk_dbg_en;
4972 } __packed;
4973 
4974 struct rtw89_h2c_rf_cim3k {
4975 	u8 len;
4976 	u8 phy;
4977 	u8 su_cim3k_enable[2];
4978 	u8 ru_cim3k_enable[2];
4979 	u8 kpath;
4980 	u8 cur_band;
4981 	u8 cur_bw;
4982 	u8 cur_ch;
4983 	u8 cim3k_dbg_en;
4984 } __packed;
4985 
4986 enum rtw89_rf_log_type {
4987 	RTW89_RF_RUN_LOG = 0,
4988 	RTW89_RF_RPT_LOG = 1,
4989 };
4990 
4991 struct rtw89_c2h_rf_log_hdr {
4992 	u8 type; /* enum rtw89_rf_log_type */
4993 	__le16 len;
4994 	u8 content[];
4995 } __packed;
4996 
4997 struct rtw89_c2h_rf_run_log {
4998 	__le32 fmt_idx;
4999 	__le32 arg[4];
5000 } __packed;
5001 
5002 struct rtw89_c2h_rf_iqk_rpt_log {
5003 	bool iqk_tx_fail[2];
5004 	bool iqk_rx_fail[2];
5005 	bool is_iqk_init;
5006 	bool is_reload;
5007 	bool is_wb_txiqk[2];
5008 	bool is_wb_rxiqk[2];
5009 	bool is_nbiqk;
5010 	bool txiqk_en;
5011 	bool rxiqk_en;
5012 	bool lok_en;
5013 	bool iqk_xym_en;
5014 	bool iqk_sram_en;
5015 	bool iqk_fft_en;
5016 	bool is_fw_iqk;
5017 	bool is_iqk_enable;
5018 	bool iqk_cfir_en;
5019 	bool thermal_rek_en;
5020 	u8 iqk_band[2];
5021 	u8 iqk_ch[2];
5022 	u8 iqk_bw[2];
5023 	u8 iqk_times;
5024 	u8 version;
5025 	u8 phy;
5026 	u8 fwk_status;
5027 	u8 rsvd;
5028 	__le32 reload_cnt;
5029 	__le32 iqk_fail_cnt;
5030 	__le32 rf_0x18[2];
5031 	__le32 lok_idac[2];
5032 	__le32 lok_vbuf[2];
5033 	__le32 rftxgain[2][6];
5034 	__le32 rfrxgain[2][6];
5035 	__le32 tx_xym[2][6];
5036 	__le32 rx_xym[2][6];
5037 	__le32 rx_wb_xym[2][32];
5038 	bool is_radar;
5039 	u8 rsvd1[3];
5040 } __packed;
5041 
5042 struct rtw89_c2h_rf_dpk_rpt_log {
5043 	u8 ver;
5044 	u8 idx[2];
5045 	u8 band[2];
5046 	u8 bw[2];
5047 	u8 ch[2];
5048 	u8 path_ok[2];
5049 	u8 txagc[2];
5050 	u8 ther[2];
5051 	u8 gs[2];
5052 	u8 dc_i[4];
5053 	u8 dc_q[4];
5054 	u8 corr_val[2];
5055 	u8 corr_idx[2];
5056 	u8 is_timeout[2];
5057 	u8 rxbb_ov[2];
5058 	u8 rsvd;
5059 } __packed;
5060 
5061 struct rtw89_c2h_rf_dack_rpt_log {
5062 	u8 fwdack_ver;
5063 	u8 fwdack_info_ver;
5064 	u8 msbk_d[2][2][16];
5065 	u8 dadck_d[2][2];
5066 	u8 cdack_d[2][2][2];
5067 	u8 addck2_hd[2][2][2];
5068 	u8 addck2_ld[2][2][2];
5069 	u8 adgaink_d[2][2];
5070 	u8 biask_hd[2][2];
5071 	u8 biask_ld[2][2];
5072 	u8 addck_timeout;
5073 	u8 cdack_timeout;
5074 	u8 dadck_timeout;
5075 	u8 msbk_timeout;
5076 	u8 adgaink_timeout;
5077 	u8 wbadcdck_timeout;
5078 	u8 drck_timeout;
5079 	u8 dack_fail;
5080 	u8 wbdck_d[2];
5081 	u8 rck_d;
5082 	u8 adgaink_ex_d;
5083 } __packed;
5084 
5085 struct rtw89_c2h_rf_rxdck_rpt_log {
5086 	u8 ver;
5087 	u8 band[2];
5088 	u8 bw[2];
5089 	u8 ch[2];
5090 	u8 timeout[2];
5091 } __packed;
5092 
5093 struct rtw89_c2h_rf_tssi_rpt_log {
5094 	s8 alignment_power[2][2][4];
5095 	u8 alignment_power_cw_h[2][2][4];
5096 	u8 alignment_power_cw_l[2][2][4];
5097 	u8 tssi_alimk_state[2][2];
5098 	u8 default_txagc_offset[2][2];
5099 } __packed;
5100 
5101 struct rtw89_c2h_rf_txgapk_rpt_log {
5102 	__le32 r0x8010[2];
5103 	__le32 chk_cnt;
5104 	u8 track_d[2][17];
5105 	u8 power_d[2][17];
5106 	u8 is_txgapk_ok;
5107 	u8 chk_id;
5108 	u8 ver;
5109 	u8 d_bnd_ok;
5110 	__le32 stage[2];
5111 	__le16 failcode[2];
5112 	u8 rsvd[4];
5113 } __packed;
5114 
5115 struct rtw89_c2h_rf_txiqk_rpt_log {
5116 	u8 fw_txiqk_ver;
5117 	u8 iqk_band[2];
5118 	u8 iqk_ch[2];
5119 	u8 iqk_bw[2];
5120 	bool tx_iqk_fail[2];
5121 	bool is_iqk_init;
5122 	bool txiqk_en;
5123 	bool lok_en;
5124 	bool lok_fail[2];
5125 	u8 rsvd[2];
5126 	__le32 iqk_times;
5127 	bool txiqk_nctldone[2];
5128 	u8 rsvd2[2];
5129 	__le32 txgain[2][6];
5130 	__le32 tx_iqc[2][6];
5131 	__le32 tx_xym[2][6][14];
5132 	__le32 kidx[2];
5133 } __packed;
5134 
5135 struct rtw89_c2h_rf_cim3k_rpt_log {
5136 	u8 cim3k_band[2];
5137 	u8 cim3k_ch[2];
5138 	u8 cim3k_bw[2];
5139 	u8 su_path_ok[2];
5140 	u8 ru_path_ok[2];
5141 	u8 txagc_cim3k[2];
5142 	u8 ther_cim3k[2];
5143 	u8 cim3k_gs[2];
5144 	__le16 cim3k_pwsf[2];
5145 	bool cim3k_nctldone[2];
5146 	u8 rsvd[2];
5147 	__le32 cim3k_rxiqc[2];
5148 	__le32 cim3k_su_coef[2][3];
5149 	__le16 dc_i[2];
5150 	__le16 dc_q[2];
5151 	u8 corr_val[2];
5152 	u8 corr_idx[2];
5153 	u8 rxbb_ov[2];
5154 	u8 cim3k_txiqc[2];
5155 	u8 kidx[2];
5156 	u8 fw_cim3k_ver;
5157 	bool su_cim3k_en[2];
5158 	bool ru_cim3k_en[2];
5159 	u8 rsvd1;
5160 } __packed;
5161 
5162 struct rtw89_c2h_rfk_report {
5163 	struct rtw89_c2h_hdr hdr;
5164 	u8 state; /* enum rtw89_rfk_report_state */
5165 	u8 version;
5166 } __packed;
5167 
5168 struct rtw89_c2h_rf_tas_rpt_log {
5169 	__le32 cur_idx;
5170 	__le16 txpwr_history[20];
5171 } __packed;
5172 
5173 struct rtw89_c2h_rf_tas_info {
5174 	struct rtw89_c2h_hdr hdr;
5175 	struct rtw89_c2h_rf_tas_rpt_log content;
5176 } __packed;
5177 
5178 #define RTW89_FW_RSVD_PLE_SIZE 0x800
5179 
5180 #define RTW89_FW_BACKTRACE_INFO_SIZE 8
5181 #define RTW89_VALID_FW_BACKTRACE_SIZE(_size) \
5182 	((_size) % RTW89_FW_BACKTRACE_INFO_SIZE == 0)
5183 
5184 #define RTW89_FW_BACKTRACE_MAX_SIZE 512 /* 8 * 64 (entries) */
5185 #define RTW89_FW_BACKTRACE_KEY 0xBACEBACE
5186 
5187 #define FWDL_WAIT_CNT 400000
5188 #define FWDL_WAIT_CNT_USB 3200
5189 
5190 int rtw89_fw_check_rdy(struct rtw89_dev *rtwdev, enum rtw89_fwdl_check_type type);
5191 int rtw89_fw_recognize(struct rtw89_dev *rtwdev);
5192 int rtw89_fw_recognize_elements(struct rtw89_dev *rtwdev);
5193 const struct firmware *
5194 rtw89_early_fw_feature_recognize(struct device *device,
5195 				 const struct rtw89_chip_info *chip,
5196 				 const struct rtw89_chip_variant *variant,
5197 				 struct rtw89_fw_info *early_fw,
5198 				 int *used_fw_format);
5199 int rtw89_fw_download(struct rtw89_dev *rtwdev, enum rtw89_fw_type type,
5200 		      bool include_bb);
5201 void rtw89_load_firmware_work(struct work_struct *work);
5202 void rtw89_unload_firmware(struct rtw89_dev *rtwdev);
5203 int rtw89_wait_firmware_completion(struct rtw89_dev *rtwdev);
5204 int rtw89_fw_log_prepare(struct rtw89_dev *rtwdev);
5205 void rtw89_fw_log_dump(struct rtw89_dev *rtwdev, u8 *buf, u32 len);
5206 void rtw89_h2c_pkt_set_hdr(struct rtw89_dev *rtwdev, struct sk_buff *skb,
5207 			   u8 type, u8 cat, u8 class, u8 func,
5208 			   bool rack, bool dack, u32 len);
5209 int rtw89_fw_h2c_default_cmac_tbl(struct rtw89_dev *rtwdev,
5210 				  struct rtw89_vif_link *rtwvif_link,
5211 				  struct rtw89_sta_link *rtwsta_link);
5212 int rtw89_fw_h2c_default_cmac_tbl_g7(struct rtw89_dev *rtwdev,
5213 				     struct rtw89_vif_link *rtwvif_link,
5214 				     struct rtw89_sta_link *rtwsta_link);
5215 int rtw89_fw_h2c_default_cmac_tbl_be(struct rtw89_dev *rtwdev,
5216 				     struct rtw89_vif_link *rtwvif_link,
5217 				     struct rtw89_sta_link *rtwsta_link);
5218 int rtw89_fw_h2c_default_dmac_tbl_v2(struct rtw89_dev *rtwdev,
5219 				     struct rtw89_vif_link *rtwvif_link,
5220 				     struct rtw89_sta_link *rtwsta_link);
5221 int rtw89_fw_h2c_default_dmac_tbl_v3(struct rtw89_dev *rtwdev,
5222 				     struct rtw89_vif_link *rtwvif_link,
5223 				     struct rtw89_sta_link *rtwsta_link);
5224 int rtw89_fw_h2c_assoc_cmac_tbl(struct rtw89_dev *rtwdev,
5225 				struct rtw89_vif_link *rtwvif_link,
5226 				struct rtw89_sta_link *rtwsta_link);
5227 int rtw89_fw_h2c_assoc_cmac_tbl_g7(struct rtw89_dev *rtwdev,
5228 				   struct rtw89_vif_link *rtwvif_link,
5229 				   struct rtw89_sta_link *rtwsta_link);
5230 int rtw89_fw_h2c_assoc_cmac_tbl_be(struct rtw89_dev *rtwdev,
5231 				   struct rtw89_vif_link *rtwvif_link,
5232 				   struct rtw89_sta_link *rtwsta_link);
5233 int rtw89_fw_h2c_ampdu_cmac_tbl_g7(struct rtw89_dev *rtwdev,
5234 				   struct rtw89_vif_link *rtwvif_link,
5235 				   struct rtw89_sta_link *rtwsta_link);
5236 int rtw89_fw_h2c_ampdu_cmac_tbl_be(struct rtw89_dev *rtwdev,
5237 				   struct rtw89_vif_link *rtwvif_link,
5238 				   struct rtw89_sta_link *rtwsta_link);
5239 int rtw89_fw_h2c_txtime_cmac_tbl(struct rtw89_dev *rtwdev,
5240 				 struct rtw89_sta_link *rtwsta_link);
5241 int rtw89_fw_h2c_txtime_cmac_tbl_g7(struct rtw89_dev *rtwdev,
5242 				    struct rtw89_sta_link *rtwsta_link);
5243 int rtw89_fw_h2c_txtime_cmac_tbl_be(struct rtw89_dev *rtwdev,
5244 				    struct rtw89_sta_link *rtwsta_link);
5245 int rtw89_fw_h2c_punctured_cmac_tbl_g7(struct rtw89_dev *rtwdev,
5246 				       struct rtw89_vif_link *rtwvif_link,
5247 				       u16 punctured);
5248 int rtw89_fw_h2c_punctured_cmac_tbl_be(struct rtw89_dev *rtwdev,
5249 				       struct rtw89_vif_link *rtwvif_link,
5250 				       u16 punctured);
5251 int rtw89_fw_h2c_txpath_cmac_tbl(struct rtw89_dev *rtwdev,
5252 				 struct rtw89_sta_link *rtwsta_link);
5253 int rtw89_fw_h2c_update_beacon(struct rtw89_dev *rtwdev,
5254 			       struct rtw89_vif_link *rtwvif_link);
5255 int rtw89_fw_h2c_update_beacon_be(struct rtw89_dev *rtwdev,
5256 				  struct rtw89_vif_link *rtwvif_link);
5257 int rtw89_fw_h2c_tbtt_tuning(struct rtw89_dev *rtwdev,
5258 			     struct rtw89_vif_link *rtwvif_link, u32 offset);
5259 int rtw89_fw_h2c_pwr_lvl(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link);
5260 int rtw89_fw_h2c_cam(struct rtw89_dev *rtwdev, struct rtw89_vif_link *vif,
5261 		     struct rtw89_sta_link *rtwsta_link, const u8 *scan_mac_addr,
5262 		     enum rtw89_upd_mode upd_mode);
5263 int rtw89_fw_h2c_dctl_sec_cam_v1(struct rtw89_dev *rtwdev,
5264 				 struct rtw89_vif_link *rtwvif_link,
5265 				 struct rtw89_sta_link *rtwsta_link);
5266 int rtw89_fw_h2c_dctl_sec_cam_v2(struct rtw89_dev *rtwdev,
5267 				 struct rtw89_vif_link *rtwvif_link,
5268 				 struct rtw89_sta_link *rtwsta_link);
5269 int rtw89_fw_h2c_dctl_sec_cam_v3(struct rtw89_dev *rtwdev,
5270 				 struct rtw89_vif_link *rtwvif_link,
5271 				 struct rtw89_sta_link *rtwsta_link);
5272 void rtw89_fw_c2h_irqsafe(struct rtw89_dev *rtwdev, struct sk_buff *c2h);
5273 void rtw89_fw_c2h_work(struct wiphy *wiphy, struct wiphy_work *work);
5274 void rtw89_fw_c2h_purge_obsoleted_scan_events(struct rtw89_dev *rtwdev);
5275 void rtw89_fw_c2h_dummy_handler(struct rtw89_dev *rtwdev, struct sk_buff *c2h, u32 len);
5276 int rtw89_fw_h2c_role_maintain(struct rtw89_dev *rtwdev,
5277 			       struct rtw89_vif_link *rtwvif_link,
5278 			       struct rtw89_sta_link *rtwsta_link,
5279 			       enum rtw89_upd_mode upd_mode);
5280 int rtw89_fw_h2c_join_info(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
5281 			   struct rtw89_sta_link *rtwsta_link, bool dis_conn);
5282 int rtw89_fw_h2c_notify_dbcc(struct rtw89_dev *rtwdev, bool en);
5283 int rtw89_fw_h2c_macid_pause(struct rtw89_dev *rtwdev, u8 sh, u8 grp,
5284 			     bool pause);
5285 int rtw89_fw_h2c_set_edca(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
5286 			  u8 ac, u32 val);
5287 int rtw89_fw_h2c_set_ofld_cfg(struct rtw89_dev *rtwdev);
5288 int rtw89_fw_h2c_tx_duty(struct rtw89_dev *rtwdev, u8 lv);
5289 int rtw89_fw_h2c_set_bcn_fltr_cfg(struct rtw89_dev *rtwdev,
5290 				  struct rtw89_vif_link *rtwvif_link,
5291 				  bool connect);
5292 int rtw89_fw_h2c_rssi_offload(struct rtw89_dev *rtwdev,
5293 			      struct rtw89_rx_phy_ppdu *phy_ppdu);
5294 int rtw89_fw_h2c_tp_offload(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link);
5295 int rtw89_fw_h2c_ra(struct rtw89_dev *rtwdev, struct rtw89_ra_info *ra, bool csi);
5296 int rtw89_fw_h2c_cxdrv_init(struct rtw89_dev *rtwdev, u8 type);
5297 int rtw89_fw_h2c_cxdrv_init_v7(struct rtw89_dev *rtwdev, u8 type);
5298 int rtw89_fw_h2c_cxdrv_role(struct rtw89_dev *rtwdev, u8 type);
5299 int rtw89_fw_h2c_cxdrv_role_v1(struct rtw89_dev *rtwdev, u8 type);
5300 int rtw89_fw_h2c_cxdrv_role_v2(struct rtw89_dev *rtwdev, u8 type);
5301 int rtw89_fw_h2c_cxdrv_role_v7(struct rtw89_dev *rtwdev, u8 type);
5302 int rtw89_fw_h2c_cxdrv_role_v8(struct rtw89_dev *rtwdev, u8 type);
5303 int rtw89_fw_h2c_cxdrv_osi_info(struct rtw89_dev *rtwdev, u8 type);
5304 int rtw89_fw_h2c_cxdrv_ctrl(struct rtw89_dev *rtwdev, u8 type);
5305 int rtw89_fw_h2c_cxdrv_ctrl_v7(struct rtw89_dev *rtwdev, u8 type);
5306 int rtw89_fw_h2c_cxdrv_trx(struct rtw89_dev *rtwdev, u8 type);
5307 int rtw89_fw_h2c_cxdrv_rfk(struct rtw89_dev *rtwdev, u8 type);
5308 int rtw89_fw_h2c_del_pkt_offload(struct rtw89_dev *rtwdev, u8 id);
5309 int rtw89_fw_h2c_add_pkt_offload(struct rtw89_dev *rtwdev, u8 *id,
5310 				 struct sk_buff *skb_ofld);
5311 int rtw89_fw_h2c_scan_offload_ax(struct rtw89_dev *rtwdev,
5312 				 struct rtw89_scan_option *opt,
5313 				 struct rtw89_vif_link *vif,
5314 				 bool wowlan);
5315 int rtw89_fw_h2c_scan_offload_be(struct rtw89_dev *rtwdev,
5316 				 struct rtw89_scan_option *opt,
5317 				 struct rtw89_vif_link *vif,
5318 				 bool wowlan);
5319 int rtw89_fw_h2c_trx_protect(struct rtw89_dev *rtwdev,
5320 			     enum rtw89_phy_idx phy_idx, bool enable);
5321 int rtw89_fw_h2c_rf_reg(struct rtw89_dev *rtwdev,
5322 			struct rtw89_fw_h2c_rf_reg_info *info,
5323 			u16 len, u8 page);
5324 int rtw89_fw_h2c_rf_ntfy_mcc(struct rtw89_dev *rtwdev);
5325 int rtw89_fw_h2c_rf_ps_info(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif);
5326 int rtw89_fw_h2c_rf_pre_ntfy(struct rtw89_dev *rtwdev,
5327 			     enum rtw89_phy_idx phy_idx);
5328 int rtw89_fw_h2c_rf_pre_ntfy_mcc(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx);
5329 int rtw89_fw_h2c_mcc_dig(struct rtw89_dev *rtwdev,
5330 			 enum rtw89_chanctx_idx chanctx_idx,
5331 			 u8 mcc_role_idx, u8 pd_val, bool en);
5332 int rtw89_fw_h2c_rf_tssi(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
5333 			 const struct rtw89_chan *chan, enum rtw89_tssi_mode tssi_mode);
5334 int rtw89_fw_h2c_rf_iqk(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
5335 			const struct rtw89_chan *chan);
5336 int rtw89_fw_h2c_rf_dpk(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
5337 			const struct rtw89_chan *chan);
5338 int rtw89_fw_h2c_rf_txgapk(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
5339 			   const struct rtw89_chan *chan);
5340 int rtw89_fw_h2c_rf_dack(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
5341 			 const struct rtw89_chan *chan);
5342 int rtw89_fw_h2c_rf_rxdck(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
5343 			  const struct rtw89_chan *chan, bool is_chl_k);
5344 int rtw89_fw_h2c_rf_tas_trigger(struct rtw89_dev *rtwdev, bool enable);
5345 int rtw89_fw_h2c_rf_txiqk(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
5346 			  const struct rtw89_chan *chan);
5347 int rtw89_fw_h2c_rf_cim3k(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
5348 			  const struct rtw89_chan *chan);
5349 int rtw89_fw_h2c_raw_with_hdr(struct rtw89_dev *rtwdev,
5350 			      u8 h2c_class, u8 h2c_func, u8 *buf, u16 len,
5351 			      bool rack, bool dack);
5352 int rtw89_fw_h2c_raw(struct rtw89_dev *rtwdev, const u8 *buf, u16 len);
5353 void rtw89_fw_send_all_early_h2c(struct rtw89_dev *rtwdev);
5354 void __rtw89_fw_free_all_early_h2c(struct rtw89_dev *rtwdev);
5355 void rtw89_fw_free_all_early_h2c(struct rtw89_dev *rtwdev);
5356 int rtw89_fw_h2c_general_pkt(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
5357 			     u8 macid);
5358 void rtw89_fw_release_general_pkt_list_vif(struct rtw89_dev *rtwdev,
5359 					   struct rtw89_vif_link *rtwvif_link,
5360 					   bool notify_fw);
5361 void rtw89_fw_release_general_pkt_list(struct rtw89_dev *rtwdev, bool notify_fw);
5362 int rtw89_fw_h2c_ba_cam(struct rtw89_dev *rtwdev,
5363 			struct rtw89_vif_link *rtwvif_link,
5364 			struct rtw89_sta_link *rtwsta_link,
5365 			bool valid, struct ieee80211_ampdu_params *params);
5366 int rtw89_fw_h2c_ba_cam_v1(struct rtw89_dev *rtwdev,
5367 			   struct rtw89_vif_link *rtwvif_link,
5368 			   struct rtw89_sta_link *rtwsta_link,
5369 			   bool valid, struct ieee80211_ampdu_params *params);
5370 void rtw89_fw_h2c_init_dynamic_ba_cam_v0_ext(struct rtw89_dev *rtwdev);
5371 int rtw89_fw_h2c_init_ba_cam_users(struct rtw89_dev *rtwdev, u8 users,
5372 				   u8 offset, u8 mac_idx);
5373 
5374 int rtw89_fw_h2c_lps_parm(struct rtw89_dev *rtwdev,
5375 			  struct rtw89_lps_parm *lps_param);
5376 int rtw89_fw_h2c_lps_ch_info(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif);
5377 int rtw89_fw_h2c_lps_ml_cmn_info(struct rtw89_dev *rtwdev,
5378 				 struct rtw89_vif *rtwvif);
5379 void rtw89_bb_lps_cmn_info_rx_gain_fill(struct rtw89_dev *rtwdev,
5380 					struct rtw89_bb_link_info_rx_gain *h2c_gain,
5381 					const struct rtw89_chan *chan, u8 phy_idx);
5382 int rtw89_fw_h2c_lps_ml_cmn_info_v1(struct rtw89_dev *rtwdev,
5383 				    struct rtw89_vif *rtwvif);
5384 int rtw89_fw_h2c_fwips(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
5385 		       bool enable);
5386 struct sk_buff *rtw89_fw_h2c_alloc_skb_with_hdr(struct rtw89_dev *rtwdev, u32 len);
5387 struct sk_buff *rtw89_fw_h2c_alloc_skb_no_hdr(struct rtw89_dev *rtwdev, u32 len);
5388 int rtw89_fw_msg_reg(struct rtw89_dev *rtwdev,
5389 		     struct rtw89_mac_h2c_info *h2c_info,
5390 		     struct rtw89_mac_c2h_info *c2h_info);
5391 int rtw89_fw_h2c_fw_log(struct rtw89_dev *rtwdev, bool enable);
5392 void rtw89_fw_st_dbg_dump(struct rtw89_dev *rtwdev);
5393 int rtw89_hw_scan_start(struct rtw89_dev *rtwdev,
5394 			struct rtw89_vif_link *rtwvif_link,
5395 			struct ieee80211_scan_request *scan_req);
5396 void rtw89_hw_scan_complete(struct rtw89_dev *rtwdev,
5397 			    struct rtw89_vif_link *rtwvif_link,
5398 			    bool aborted);
5399 int rtw89_hw_scan_offload(struct rtw89_dev *rtwdev,
5400 			  struct rtw89_vif_link *rtwvif_link,
5401 			  bool enable);
5402 void rtw89_hw_scan_abort(struct rtw89_dev *rtwdev,
5403 			 struct rtw89_vif_link *rtwvif_link);
5404 int rtw89_hw_scan_prep_chan_list_ax(struct rtw89_dev *rtwdev,
5405 				    struct rtw89_vif_link *rtwvif_link);
5406 void rtw89_hw_scan_free_chan_list_ax(struct rtw89_dev *rtwdev);
5407 int rtw89_hw_scan_add_chan_list_ax(struct rtw89_dev *rtwdev,
5408 				   struct rtw89_vif_link *rtwvif_link);
5409 int rtw89_pno_scan_add_chan_list_ax(struct rtw89_dev *rtwdev,
5410 				    struct rtw89_vif_link *rtwvif_link);
5411 int rtw89_hw_scan_prep_chan_list_be(struct rtw89_dev *rtwdev,
5412 				    struct rtw89_vif_link *rtwvif_link);
5413 void rtw89_hw_scan_free_chan_list_be(struct rtw89_dev *rtwdev);
5414 int rtw89_hw_scan_add_chan_list_be(struct rtw89_dev *rtwdev,
5415 				   struct rtw89_vif_link *rtwvif_link);
5416 int rtw89_pno_scan_add_chan_list_be(struct rtw89_dev *rtwdev,
5417 				    struct rtw89_vif_link *rtwvif_link);
5418 int rtw89_fw_h2c_trigger_cpu_exception(struct rtw89_dev *rtwdev);
5419 int rtw89_fw_h2c_pkt_drop(struct rtw89_dev *rtwdev,
5420 			  const struct rtw89_pkt_drop_params *params);
5421 int rtw89_fw_h2c_p2p_act(struct rtw89_dev *rtwdev,
5422 			 struct rtw89_vif_link *rtwvif_link,
5423 			 struct ieee80211_p2p_noa_desc *desc,
5424 			 u8 act, u8 noa_id, u8 ctwindow_oppps);
5425 int rtw89_fw_h2c_tsf32_toggle(struct rtw89_dev *rtwdev,
5426 			      struct rtw89_vif_link *rtwvif_link,
5427 			      bool en);
5428 int rtw89_fw_h2c_wow_global(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
5429 			    bool enable);
5430 int rtw89_fw_h2c_wow_wakeup_ctrl(struct rtw89_dev *rtwdev,
5431 				 struct rtw89_vif_link *rtwvif_link, bool enable);
5432 int rtw89_fw_h2c_cfg_pno(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
5433 			 bool enable);
5434 int rtw89_fw_h2c_keep_alive(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
5435 			    bool enable);
5436 int rtw89_fw_h2c_arp_offload(struct rtw89_dev *rtwdev,
5437 			     struct rtw89_vif_link *rtwvif_link, bool enable);
5438 int rtw89_fw_h2c_disconnect_detect(struct rtw89_dev *rtwdev,
5439 				   struct rtw89_vif_link *rtwvif_link, bool enable);
5440 int rtw89_fw_h2c_wow_global(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
5441 			    bool enable);
5442 int rtw89_fw_h2c_wow_wakeup_ctrl(struct rtw89_dev *rtwdev,
5443 				 struct rtw89_vif_link *rtwvif_link, bool enable);
5444 int rtw89_fw_h2c_wow_cam_update(struct rtw89_dev *rtwdev,
5445 				struct rtw89_wow_cam_info *cam_info);
5446 int rtw89_fw_h2c_wow_cam_update_v1(struct rtw89_dev *rtwdev,
5447 				   struct rtw89_wow_cam_info *cam_info);
5448 int rtw89_fw_h2c_wow_gtk_ofld(struct rtw89_dev *rtwdev,
5449 			      struct rtw89_vif_link *rtwvif_link,
5450 			      bool enable);
5451 int rtw89_fw_h2c_wow_request_aoac(struct rtw89_dev *rtwdev);
5452 int rtw89_fw_h2c_add_mcc(struct rtw89_dev *rtwdev,
5453 			 const struct rtw89_fw_mcc_add_req *p);
5454 int rtw89_fw_h2c_start_mcc(struct rtw89_dev *rtwdev,
5455 			   const struct rtw89_fw_mcc_start_req *p);
5456 int rtw89_fw_h2c_stop_mcc(struct rtw89_dev *rtwdev, u8 group, u8 macid,
5457 			  bool prev_groups);
5458 int rtw89_fw_h2c_del_mcc_group(struct rtw89_dev *rtwdev, u8 group,
5459 			       bool prev_groups);
5460 int rtw89_fw_h2c_reset_mcc_group(struct rtw89_dev *rtwdev, u8 group);
5461 int rtw89_fw_h2c_mcc_req_tsf(struct rtw89_dev *rtwdev,
5462 			     const struct rtw89_fw_mcc_tsf_req *req,
5463 			     struct rtw89_mac_mcc_tsf_rpt *rpt);
5464 int rtw89_fw_h2c_mcc_macid_bitmap(struct rtw89_dev *rtwdev, u8 group, u8 macid,
5465 				  u8 *bitmap);
5466 int rtw89_fw_h2c_mcc_sync(struct rtw89_dev *rtwdev, u8 group, u8 source,
5467 			  u8 target, u8 offset);
5468 int rtw89_fw_h2c_mcc_set_duration(struct rtw89_dev *rtwdev,
5469 				  const struct rtw89_fw_mcc_duration *p);
5470 int rtw89_fw_h2c_mrc_add(struct rtw89_dev *rtwdev,
5471 			 const struct rtw89_fw_mrc_add_arg *arg);
5472 int rtw89_fw_h2c_mrc_start(struct rtw89_dev *rtwdev,
5473 			   const struct rtw89_fw_mrc_start_arg *arg);
5474 int rtw89_fw_h2c_mrc_del(struct rtw89_dev *rtwdev, u8 sch_idx, u8 slot_idx);
5475 int rtw89_fw_h2c_mrc_req_tsf(struct rtw89_dev *rtwdev,
5476 			     const struct rtw89_fw_mrc_req_tsf_arg *arg,
5477 			     struct rtw89_mac_mrc_tsf_rpt *rpt);
5478 int rtw89_fw_h2c_mrc_upd_bitmap(struct rtw89_dev *rtwdev,
5479 				const struct rtw89_fw_mrc_upd_bitmap_arg *arg);
5480 int rtw89_fw_h2c_mrc_sync(struct rtw89_dev *rtwdev,
5481 			  const struct rtw89_fw_mrc_sync_arg *arg);
5482 int rtw89_fw_h2c_mrc_upd_duration(struct rtw89_dev *rtwdev,
5483 				  const struct rtw89_fw_mrc_upd_duration_arg *arg);
5484 int rtw89_fw_h2c_ap_info_refcount(struct rtw89_dev *rtwdev, bool en);
5485 int rtw89_fw_h2c_mlo_link_cfg(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
5486 			      bool enable);
5487 
5488 static inline void rtw89_fw_h2c_init_ba_cam(struct rtw89_dev *rtwdev)
5489 {
5490 	const struct rtw89_chip_info *chip = rtwdev->chip;
5491 
5492 	if (chip->bacam_ver == RTW89_BACAM_V0_EXT)
5493 		rtw89_fw_h2c_init_dynamic_ba_cam_v0_ext(rtwdev);
5494 }
5495 
5496 static inline void rtw89_fw_h2c_init_trx_protect(struct rtw89_dev *rtwdev)
5497 {
5498 	u8 active_bands = rtw89_get_active_phy_bitmap(rtwdev);
5499 	int i;
5500 
5501 	for (i = 0; i < RTW89_PHY_NUM; i++)
5502 		rtw89_fw_h2c_trx_protect(rtwdev, i, active_bands & BIT(i));
5503 }
5504 
5505 static inline int rtw89_chip_h2c_default_cmac_tbl(struct rtw89_dev *rtwdev,
5506 						  struct rtw89_vif_link *rtwvif_link,
5507 						  struct rtw89_sta_link *rtwsta_link)
5508 {
5509 	const struct rtw89_chip_info *chip = rtwdev->chip;
5510 
5511 	return chip->ops->h2c_default_cmac_tbl(rtwdev, rtwvif_link, rtwsta_link);
5512 }
5513 
5514 static inline int rtw89_chip_h2c_default_dmac_tbl(struct rtw89_dev *rtwdev,
5515 						  struct rtw89_vif_link *rtwvif_link,
5516 						  struct rtw89_sta_link *rtwsta_link)
5517 {
5518 	const struct rtw89_chip_info *chip = rtwdev->chip;
5519 
5520 	if (chip->ops->h2c_default_dmac_tbl)
5521 		return chip->ops->h2c_default_dmac_tbl(rtwdev, rtwvif_link, rtwsta_link);
5522 
5523 	return 0;
5524 }
5525 
5526 static inline int rtw89_chip_h2c_update_beacon(struct rtw89_dev *rtwdev,
5527 					       struct rtw89_vif_link *rtwvif_link)
5528 {
5529 	const struct rtw89_chip_info *chip = rtwdev->chip;
5530 
5531 	return chip->ops->h2c_update_beacon(rtwdev, rtwvif_link);
5532 }
5533 
5534 static inline int rtw89_chip_h2c_assoc_cmac_tbl(struct rtw89_dev *rtwdev,
5535 						struct rtw89_vif_link *rtwvif_link,
5536 						struct rtw89_sta_link *rtwsta_link)
5537 {
5538 	const struct rtw89_chip_info *chip = rtwdev->chip;
5539 
5540 	return chip->ops->h2c_assoc_cmac_tbl(rtwdev, rtwvif_link, rtwsta_link);
5541 }
5542 
5543 static inline
5544 int rtw89_chip_h2c_ampdu_link_cmac_tbl(struct rtw89_dev *rtwdev,
5545 				       struct rtw89_vif_link *rtwvif_link,
5546 				       struct rtw89_sta_link *rtwsta_link)
5547 {
5548 	const struct rtw89_chip_info *chip = rtwdev->chip;
5549 
5550 	if (chip->ops->h2c_ampdu_cmac_tbl)
5551 		return chip->ops->h2c_ampdu_cmac_tbl(rtwdev, rtwvif_link,
5552 						     rtwsta_link);
5553 
5554 	return 0;
5555 }
5556 
5557 static inline int rtw89_chip_h2c_ampdu_cmac_tbl(struct rtw89_dev *rtwdev,
5558 						struct rtw89_vif *rtwvif,
5559 						struct rtw89_sta *rtwsta)
5560 {
5561 	struct rtw89_vif_link *rtwvif_link;
5562 	struct rtw89_sta_link *rtwsta_link;
5563 	unsigned int link_id;
5564 	int ret;
5565 
5566 	rtw89_sta_for_each_link(rtwsta, rtwsta_link, link_id) {
5567 		rtwvif_link = rtwsta_link->rtwvif_link;
5568 		ret = rtw89_chip_h2c_ampdu_link_cmac_tbl(rtwdev, rtwvif_link,
5569 							 rtwsta_link);
5570 		if (ret)
5571 			return ret;
5572 	}
5573 
5574 	return 0;
5575 }
5576 
5577 static inline
5578 int rtw89_chip_h2c_txtime_cmac_tbl(struct rtw89_dev *rtwdev,
5579 				   struct rtw89_sta_link *rtwsta_link)
5580 {
5581 	const struct rtw89_chip_info *chip = rtwdev->chip;
5582 
5583 	return chip->ops->h2c_txtime_cmac_tbl(rtwdev, rtwsta_link);
5584 }
5585 
5586 static inline
5587 int rtw89_chip_h2c_punctured_cmac_tbl(struct rtw89_dev *rtwdev,
5588 				      struct rtw89_vif_link *rtwvif_link,
5589 				      u16 punctured)
5590 {
5591 	const struct rtw89_chip_info *chip = rtwdev->chip;
5592 
5593 	if (!chip->ops->h2c_punctured_cmac_tbl)
5594 		return 0;
5595 
5596 	return chip->ops->h2c_punctured_cmac_tbl(rtwdev, rtwvif_link, punctured);
5597 }
5598 
5599 static inline
5600 int rtw89_chip_h2c_ba_cam(struct rtw89_dev *rtwdev, struct rtw89_sta *rtwsta,
5601 			  bool valid, struct ieee80211_ampdu_params *params)
5602 {
5603 	const struct rtw89_chip_info *chip = rtwdev->chip;
5604 	struct rtw89_vif_link *rtwvif_link;
5605 	struct rtw89_sta_link *rtwsta_link;
5606 	unsigned int link_id;
5607 	int ret;
5608 
5609 	rtw89_sta_for_each_link(rtwsta, rtwsta_link, link_id) {
5610 		rtwvif_link = rtwsta_link->rtwvif_link;
5611 		ret = chip->ops->h2c_ba_cam(rtwdev, rtwvif_link, rtwsta_link,
5612 					    valid, params);
5613 		if (ret)
5614 			return ret;
5615 	}
5616 
5617 	return 0;
5618 }
5619 
5620 static inline
5621 int rtw89_chip_h2c_wow_cam_update(struct rtw89_dev *rtwdev,
5622 				  struct rtw89_wow_cam_info *cam_info)
5623 {
5624 	const struct rtw89_chip_info *chip = rtwdev->chip;
5625 
5626 	return chip->ops->h2c_wow_cam_update(rtwdev, cam_info);
5627 }
5628 
5629 /* Must consider compatibility; don't insert new in the mid.
5630  * Fill each field's default value in rtw89_regd_entcpy().
5631  */
5632 struct rtw89_fw_regd_entry {
5633 	u8 alpha2_0;
5634 	u8 alpha2_1;
5635 	u8 rule_2ghz;
5636 	u8 rule_5ghz;
5637 	u8 rule_6ghz;
5638 	__le32 fmap;
5639 } __packed;
5640 
5641 /* must consider compatibility; don't insert new in the mid */
5642 struct rtw89_fw_txpwr_byrate_entry {
5643 	u8 band;
5644 	u8 nss;
5645 	u8 rs;
5646 	u8 shf;
5647 	u8 len;
5648 	__le32 data;
5649 	u8 bw;
5650 	u8 ofdma;
5651 } __packed;
5652 
5653 /* must consider compatibility; don't insert new in the mid */
5654 struct rtw89_fw_txpwr_lmt_2ghz_entry {
5655 	u8 bw;
5656 	u8 nt;
5657 	u8 rs;
5658 	u8 bf;
5659 	u8 regd;
5660 	u8 ch_idx;
5661 	s8 v;
5662 } __packed;
5663 
5664 /* must consider compatibility; don't insert new in the mid */
5665 struct rtw89_fw_txpwr_lmt_5ghz_entry {
5666 	u8 bw;
5667 	u8 nt;
5668 	u8 rs;
5669 	u8 bf;
5670 	u8 regd;
5671 	u8 ch_idx;
5672 	s8 v;
5673 } __packed;
5674 
5675 /* must consider compatibility; don't insert new in the mid */
5676 struct rtw89_fw_txpwr_lmt_6ghz_entry {
5677 	u8 bw;
5678 	u8 nt;
5679 	u8 rs;
5680 	u8 bf;
5681 	u8 regd;
5682 	u8 reg_6ghz_power;
5683 	u8 ch_idx;
5684 	s8 v;
5685 } __packed;
5686 
5687 /* must consider compatibility; don't insert new in the mid */
5688 struct rtw89_fw_txpwr_lmt_ru_2ghz_entry {
5689 	u8 ru;
5690 	u8 nt;
5691 	u8 regd;
5692 	u8 ch_idx;
5693 	s8 v;
5694 } __packed;
5695 
5696 /* must consider compatibility; don't insert new in the mid */
5697 struct rtw89_fw_txpwr_lmt_ru_5ghz_entry {
5698 	u8 ru;
5699 	u8 nt;
5700 	u8 regd;
5701 	u8 ch_idx;
5702 	s8 v;
5703 } __packed;
5704 
5705 /* must consider compatibility; don't insert new in the mid */
5706 struct rtw89_fw_txpwr_lmt_ru_6ghz_entry {
5707 	u8 ru;
5708 	u8 nt;
5709 	u8 regd;
5710 	u8 reg_6ghz_power;
5711 	u8 ch_idx;
5712 	s8 v;
5713 } __packed;
5714 
5715 /* must consider compatibility; don't insert new in the mid */
5716 struct rtw89_fw_tx_shape_lmt_entry {
5717 	u8 band;
5718 	u8 tx_shape_rs;
5719 	u8 regd;
5720 	u8 v;
5721 } __packed;
5722 
5723 /* must consider compatibility; don't insert new in the mid */
5724 struct rtw89_fw_tx_shape_lmt_ru_entry {
5725 	u8 band;
5726 	u8 regd;
5727 	u8 v;
5728 } __packed;
5729 
5730 const struct rtw89_rfe_parms *
5731 rtw89_load_rfe_data_from_fw(struct rtw89_dev *rtwdev,
5732 			    const struct rtw89_rfe_parms *init);
5733 
5734 enum rtw89_wow_wakeup_ver {
5735 	RTW89_WOW_REASON_V0,
5736 	RTW89_WOW_REASON_V1,
5737 	RTW89_WOW_REASON_NUM,
5738 };
5739 
5740 #endif
5741