xref: /qemu/target/i386/cpu.h (revision a8b5c10c7147ebc992de12fdc3f25a219f5c742f)
1 /*
2  * i386 virtual CPU header
3  *
4  *  Copyright (c) 2003 Fabrice Bellard
5  *
6  * This library is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU Lesser General Public
8  * License as published by the Free Software Foundation; either
9  * version 2.1 of the License, or (at your option) any later version.
10  *
11  * This library is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14  * Lesser General Public License for more details.
15  *
16  * You should have received a copy of the GNU Lesser General Public
17  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18  */
19 
20 #ifndef I386_CPU_H
21 #define I386_CPU_H
22 
23 #include "system/tcg.h"
24 #include "cpu-qom.h"
25 #include "kvm/hyperv-proto.h"
26 #include "exec/cpu-common.h"
27 #include "exec/cpu-defs.h"
28 #include "exec/cpu-interrupt.h"
29 #include "exec/memop.h"
30 #include "hw/i386/topology.h"
31 #include "qapi/qapi-types-common.h"
32 #include "qemu/cpu-float.h"
33 #include "qemu/timer.h"
34 #include "standard-headers/asm-x86/kvm_para.h"
35 
36 #define XEN_NR_VIRQS 24
37 
38 #ifdef TARGET_X86_64
39 #define I386_ELF_MACHINE  EM_X86_64
40 #define ELF_MACHINE_UNAME "x86_64"
41 #else
42 #define I386_ELF_MACHINE  EM_386
43 #define ELF_MACHINE_UNAME "i686"
44 #endif
45 
46 enum {
47     R_EAX = 0,
48     R_ECX = 1,
49     R_EDX = 2,
50     R_EBX = 3,
51     R_ESP = 4,
52     R_EBP = 5,
53     R_ESI = 6,
54     R_EDI = 7,
55     R_R8 = 8,
56     R_R9 = 9,
57     R_R10 = 10,
58     R_R11 = 11,
59     R_R12 = 12,
60     R_R13 = 13,
61     R_R14 = 14,
62     R_R15 = 15,
63 
64     R_AL = 0,
65     R_CL = 1,
66     R_DL = 2,
67     R_BL = 3,
68     R_AH = 4,
69     R_CH = 5,
70     R_DH = 6,
71     R_BH = 7,
72 };
73 
74 typedef enum X86Seg {
75     R_ES = 0,
76     R_CS = 1,
77     R_SS = 2,
78     R_DS = 3,
79     R_FS = 4,
80     R_GS = 5,
81     R_LDTR = 6,
82     R_TR = 7,
83 } X86Seg;
84 
85 /* segment descriptor fields */
86 #define DESC_G_SHIFT    23
87 #define DESC_G_MASK     (1 << DESC_G_SHIFT)
88 #define DESC_B_SHIFT    22
89 #define DESC_B_MASK     (1 << DESC_B_SHIFT)
90 #define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
91 #define DESC_L_MASK     (1 << DESC_L_SHIFT)
92 #define DESC_AVL_SHIFT  20
93 #define DESC_AVL_MASK   (1 << DESC_AVL_SHIFT)
94 #define DESC_P_SHIFT    15
95 #define DESC_P_MASK     (1 << DESC_P_SHIFT)
96 #define DESC_DPL_SHIFT  13
97 #define DESC_DPL_MASK   (3 << DESC_DPL_SHIFT)
98 #define DESC_S_SHIFT    12
99 #define DESC_S_MASK     (1 << DESC_S_SHIFT)
100 #define DESC_TYPE_SHIFT 8
101 #define DESC_TYPE_MASK  (15 << DESC_TYPE_SHIFT)
102 #define DESC_A_MASK     (1 << 8)
103 
104 #define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
105 #define DESC_C_MASK     (1 << 10) /* code: conforming */
106 #define DESC_R_MASK     (1 << 9)  /* code: readable */
107 
108 #define DESC_E_MASK     (1 << 10) /* data: expansion direction */
109 #define DESC_W_MASK     (1 << 9)  /* data: writable */
110 
111 #define DESC_TSS_BUSY_MASK (1 << 9)
112 
113 /* eflags masks */
114 #define CC_C    0x0001
115 #define CC_P    0x0004
116 #define CC_A    0x0010
117 #define CC_Z    0x0040
118 #define CC_S    0x0080
119 #define CC_O    0x0800
120 
121 #define TF_SHIFT   8
122 #define IOPL_SHIFT 12
123 #define VM_SHIFT   17
124 
125 #define TF_MASK                 0x00000100
126 #define IF_MASK                 0x00000200
127 #define DF_MASK                 0x00000400
128 #define IOPL_MASK               0x00003000
129 #define NT_MASK                 0x00004000
130 #define RF_MASK                 0x00010000
131 #define VM_MASK                 0x00020000
132 #define AC_MASK                 0x00040000
133 #define VIF_MASK                0x00080000
134 #define VIP_MASK                0x00100000
135 #define ID_MASK                 0x00200000
136 
137 /* hidden flags - used internally by qemu to represent additional cpu
138    states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
139    avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
140    positions to ease oring with eflags. */
141 /* current cpl */
142 #define HF_CPL_SHIFT         0
143 /* true if hardware interrupts must be disabled for next instruction */
144 #define HF_INHIBIT_IRQ_SHIFT 3
145 /* 16 or 32 segments */
146 #define HF_CS32_SHIFT        4
147 #define HF_SS32_SHIFT        5
148 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
149 #define HF_ADDSEG_SHIFT      6
150 /* copy of CR0.PE (protected mode) */
151 #define HF_PE_SHIFT          7
152 #define HF_TF_SHIFT          8 /* must be same as eflags */
153 #define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
154 #define HF_EM_SHIFT         10
155 #define HF_TS_SHIFT         11
156 #define HF_IOPL_SHIFT       12 /* must be same as eflags */
157 #define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
158 #define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
159 #define HF_RF_SHIFT         16 /* must be same as eflags */
160 #define HF_VM_SHIFT         17 /* must be same as eflags */
161 #define HF_AC_SHIFT         18 /* must be same as eflags */
162 #define HF_SMM_SHIFT        19 /* CPU in SMM mode */
163 #define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
164 #define HF_GUEST_SHIFT      21 /* SVM intercepts are active */
165 #define HF_OSFXSR_SHIFT     22 /* CR4.OSFXSR */
166 #define HF_SMAP_SHIFT       23 /* CR4.SMAP */
167 #define HF_IOBPT_SHIFT      24 /* an io breakpoint enabled */
168 #define HF_MPX_EN_SHIFT     25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
169 #define HF_MPX_IU_SHIFT     26 /* BND registers in-use */
170 #define HF_UMIP_SHIFT       27 /* CR4.UMIP */
171 #define HF_AVX_EN_SHIFT     28 /* AVX Enabled (CR4+XCR0) */
172 
173 #define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
174 #define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
175 #define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
176 #define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
177 #define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
178 #define HF_PE_MASK           (1 << HF_PE_SHIFT)
179 #define HF_TF_MASK           (1 << HF_TF_SHIFT)
180 #define HF_MP_MASK           (1 << HF_MP_SHIFT)
181 #define HF_EM_MASK           (1 << HF_EM_SHIFT)
182 #define HF_TS_MASK           (1 << HF_TS_SHIFT)
183 #define HF_IOPL_MASK         (3 << HF_IOPL_SHIFT)
184 #define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
185 #define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
186 #define HF_RF_MASK           (1 << HF_RF_SHIFT)
187 #define HF_VM_MASK           (1 << HF_VM_SHIFT)
188 #define HF_AC_MASK           (1 << HF_AC_SHIFT)
189 #define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
190 #define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
191 #define HF_GUEST_MASK        (1 << HF_GUEST_SHIFT)
192 #define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
193 #define HF_SMAP_MASK         (1 << HF_SMAP_SHIFT)
194 #define HF_IOBPT_MASK        (1 << HF_IOBPT_SHIFT)
195 #define HF_MPX_EN_MASK       (1 << HF_MPX_EN_SHIFT)
196 #define HF_MPX_IU_MASK       (1 << HF_MPX_IU_SHIFT)
197 #define HF_UMIP_MASK         (1 << HF_UMIP_SHIFT)
198 #define HF_AVX_EN_MASK       (1 << HF_AVX_EN_SHIFT)
199 
200 /* hflags2 */
201 
202 #define HF2_GIF_SHIFT            0 /* if set CPU takes interrupts */
203 #define HF2_HIF_SHIFT            1 /* value of IF_MASK when entering SVM */
204 #define HF2_NMI_SHIFT            2 /* CPU serving NMI */
205 #define HF2_VINTR_SHIFT          3 /* value of V_INTR_MASKING bit */
206 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
207 #define HF2_MPX_PR_SHIFT         5 /* BNDCFGx.BNDPRESERVE */
208 #define HF2_NPT_SHIFT            6 /* Nested Paging enabled */
209 #define HF2_IGNNE_SHIFT          7 /* Ignore CR0.NE=0 */
210 #define HF2_VGIF_SHIFT           8 /* Can take VIRQ*/
211 
212 #define HF2_GIF_MASK            (1 << HF2_GIF_SHIFT)
213 #define HF2_HIF_MASK            (1 << HF2_HIF_SHIFT)
214 #define HF2_NMI_MASK            (1 << HF2_NMI_SHIFT)
215 #define HF2_VINTR_MASK          (1 << HF2_VINTR_SHIFT)
216 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
217 #define HF2_MPX_PR_MASK         (1 << HF2_MPX_PR_SHIFT)
218 #define HF2_NPT_MASK            (1 << HF2_NPT_SHIFT)
219 #define HF2_IGNNE_MASK          (1 << HF2_IGNNE_SHIFT)
220 #define HF2_VGIF_MASK           (1 << HF2_VGIF_SHIFT)
221 
222 #define CR0_PE_SHIFT 0
223 #define CR0_MP_SHIFT 1
224 
225 #define CR0_PE_MASK  (1U << 0)
226 #define CR0_MP_MASK  (1U << 1)
227 #define CR0_EM_MASK  (1U << 2)
228 #define CR0_TS_MASK  (1U << 3)
229 #define CR0_ET_MASK  (1U << 4)
230 #define CR0_NE_MASK  (1U << 5)
231 #define CR0_WP_MASK  (1U << 16)
232 #define CR0_AM_MASK  (1U << 18)
233 #define CR0_NW_MASK  (1U << 29)
234 #define CR0_CD_MASK  (1U << 30)
235 #define CR0_PG_MASK  (1U << 31)
236 
237 #define CR4_VME_MASK  (1U << 0)
238 #define CR4_PVI_MASK  (1U << 1)
239 #define CR4_TSD_MASK  (1U << 2)
240 #define CR4_DE_MASK   (1U << 3)
241 #define CR4_PSE_MASK  (1U << 4)
242 #define CR4_PAE_MASK  (1U << 5)
243 #define CR4_MCE_MASK  (1U << 6)
244 #define CR4_PGE_MASK  (1U << 7)
245 #define CR4_PCE_MASK  (1U << 8)
246 #define CR4_OSFXSR_SHIFT 9
247 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
248 #define CR4_OSXMMEXCPT_MASK  (1U << 10)
249 #define CR4_UMIP_MASK   (1U << 11)
250 #define CR4_LA57_MASK   (1U << 12)
251 #define CR4_VMXE_MASK   (1U << 13)
252 #define CR4_SMXE_MASK   (1U << 14)
253 #define CR4_FSGSBASE_MASK (1U << 16)
254 #define CR4_PCIDE_MASK  (1U << 17)
255 #define CR4_OSXSAVE_MASK (1U << 18)
256 #define CR4_SMEP_MASK   (1U << 20)
257 #define CR4_SMAP_MASK   (1U << 21)
258 #define CR4_PKE_MASK   (1U << 22)
259 #define CR4_PKS_MASK   (1U << 24)
260 #define CR4_LAM_SUP_MASK (1U << 28)
261 
262 #ifdef TARGET_X86_64
263 #define CR4_FRED_MASK   (1ULL << 32)
264 #else
265 #define CR4_FRED_MASK   0
266 #endif
267 
268 #define CR4_RESERVED_MASK \
269 (~(target_ulong)(CR4_VME_MASK | CR4_PVI_MASK | CR4_TSD_MASK \
270                 | CR4_DE_MASK | CR4_PSE_MASK | CR4_PAE_MASK \
271                 | CR4_MCE_MASK | CR4_PGE_MASK | CR4_PCE_MASK \
272                 | CR4_OSFXSR_MASK | CR4_OSXMMEXCPT_MASK | CR4_UMIP_MASK \
273                 | CR4_LA57_MASK \
274                 | CR4_FSGSBASE_MASK | CR4_PCIDE_MASK | CR4_OSXSAVE_MASK \
275                 | CR4_SMEP_MASK | CR4_SMAP_MASK | CR4_PKE_MASK | CR4_PKS_MASK \
276                 | CR4_LAM_SUP_MASK | CR4_FRED_MASK))
277 
278 #define DR6_BD          (1 << 13)
279 #define DR6_BS          (1 << 14)
280 #define DR6_BT          (1 << 15)
281 #define DR6_FIXED_1     0xffff0ff0
282 
283 #define DR7_GD          (1 << 13)
284 #define DR7_TYPE_SHIFT  16
285 #define DR7_LEN_SHIFT   18
286 #define DR7_FIXED_1     0x00000400
287 #define DR7_GLOBAL_BP_MASK   0xaa
288 #define DR7_LOCAL_BP_MASK    0x55
289 #define DR7_MAX_BP           4
290 #define DR7_TYPE_BP_INST     0x0
291 #define DR7_TYPE_DATA_WR     0x1
292 #define DR7_TYPE_IO_RW       0x2
293 #define DR7_TYPE_DATA_RW     0x3
294 
295 #define DR_RESERVED_MASK 0xffffffff00000000ULL
296 
297 #define PG_PRESENT_BIT  0
298 #define PG_RW_BIT       1
299 #define PG_USER_BIT     2
300 #define PG_PWT_BIT      3
301 #define PG_PCD_BIT      4
302 #define PG_ACCESSED_BIT 5
303 #define PG_DIRTY_BIT    6
304 #define PG_PSE_BIT      7
305 #define PG_GLOBAL_BIT   8
306 #define PG_PSE_PAT_BIT  12
307 #define PG_PKRU_BIT     59
308 #define PG_NX_BIT       63
309 
310 #define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
311 #define PG_RW_MASK       (1 << PG_RW_BIT)
312 #define PG_USER_MASK     (1 << PG_USER_BIT)
313 #define PG_PWT_MASK      (1 << PG_PWT_BIT)
314 #define PG_PCD_MASK      (1 << PG_PCD_BIT)
315 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
316 #define PG_DIRTY_MASK    (1 << PG_DIRTY_BIT)
317 #define PG_PSE_MASK      (1 << PG_PSE_BIT)
318 #define PG_GLOBAL_MASK   (1 << PG_GLOBAL_BIT)
319 #define PG_PSE_PAT_MASK  (1 << PG_PSE_PAT_BIT)
320 #define PG_ADDRESS_MASK  0x000ffffffffff000LL
321 #define PG_HI_USER_MASK  0x7ff0000000000000LL
322 #define PG_PKRU_MASK     (15ULL << PG_PKRU_BIT)
323 #define PG_NX_MASK       (1ULL << PG_NX_BIT)
324 
325 #define PG_ERROR_W_BIT     1
326 
327 #define PG_ERROR_P_MASK    0x01
328 #define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
329 #define PG_ERROR_U_MASK    0x04
330 #define PG_ERROR_RSVD_MASK 0x08
331 #define PG_ERROR_I_D_MASK  0x10
332 #define PG_ERROR_PK_MASK   0x20
333 
334 #define PG_MODE_PAE      (1 << 0)
335 #define PG_MODE_LMA      (1 << 1)
336 #define PG_MODE_NXE      (1 << 2)
337 #define PG_MODE_PSE      (1 << 3)
338 #define PG_MODE_LA57     (1 << 4)
339 #define PG_MODE_SVM_MASK MAKE_64BIT_MASK(0, 15)
340 
341 /* Bits of CR4 that do not affect the NPT page format.  */
342 #define PG_MODE_WP       (1 << 16)
343 #define PG_MODE_PKE      (1 << 17)
344 #define PG_MODE_PKS      (1 << 18)
345 #define PG_MODE_SMEP     (1 << 19)
346 #define PG_MODE_PG       (1 << 20)
347 
348 #define MCG_CTL_P       (1ULL<<8)   /* MCG_CAP register available */
349 #define MCG_SER_P       (1ULL<<24) /* MCA recovery/new status bits */
350 #define MCG_LMCE_P      (1ULL<<27) /* Local Machine Check Supported */
351 
352 #define MCE_CAP_DEF     (MCG_CTL_P|MCG_SER_P)
353 #define MCE_BANKS_DEF   10
354 
355 #define MCG_CAP_BANKS_MASK 0xff
356 
357 #define MCG_STATUS_RIPV (1ULL<<0)   /* restart ip valid */
358 #define MCG_STATUS_EIPV (1ULL<<1)   /* ip points to correct instruction */
359 #define MCG_STATUS_MCIP (1ULL<<2)   /* machine check in progress */
360 #define MCG_STATUS_LMCE (1ULL<<3)   /* Local MCE signaled */
361 
362 #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
363 
364 #define MCI_STATUS_VAL   (1ULL<<63)  /* valid error */
365 #define MCI_STATUS_OVER  (1ULL<<62)  /* previous errors lost */
366 #define MCI_STATUS_UC    (1ULL<<61)  /* uncorrected error */
367 #define MCI_STATUS_EN    (1ULL<<60)  /* error enabled */
368 #define MCI_STATUS_MISCV (1ULL<<59)  /* misc error reg. valid */
369 #define MCI_STATUS_ADDRV (1ULL<<58)  /* addr reg. valid */
370 #define MCI_STATUS_PCC   (1ULL<<57)  /* processor context corrupt */
371 #define MCI_STATUS_S     (1ULL<<56)  /* Signaled machine check */
372 #define MCI_STATUS_AR    (1ULL<<55)  /* Action required */
373 #define MCI_STATUS_DEFERRED    (1ULL<<44)  /* Deferred error */
374 #define MCI_STATUS_POISON      (1ULL<<43)  /* Poisoned data consumed */
375 
376 /* MISC register defines */
377 #define MCM_ADDR_SEGOFF  0      /* segment offset */
378 #define MCM_ADDR_LINEAR  1      /* linear address */
379 #define MCM_ADDR_PHYS    2      /* physical address */
380 #define MCM_ADDR_MEM     3      /* memory address */
381 #define MCM_ADDR_GENERIC 7      /* generic */
382 
383 #define MSR_IA32_TSC                    0x10
384 #define MSR_IA32_APICBASE               0x1b
385 #define MSR_IA32_APICBASE_BSP           (1<<8)
386 #define MSR_IA32_APICBASE_ENABLE        (1<<11)
387 #define MSR_IA32_APICBASE_EXTD          (1 << 10)
388 #define MSR_IA32_APICBASE_BASE          (0xfffffU<<12)
389 #define MSR_IA32_APICBASE_RESERVED \
390         (~(uint64_t)(MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE \
391                      | MSR_IA32_APICBASE_EXTD | MSR_IA32_APICBASE_BASE))
392 
393 #define MSR_IA32_FEATURE_CONTROL        0x0000003a
394 #define MSR_TSC_ADJUST                  0x0000003b
395 #define MSR_IA32_SPEC_CTRL              0x48
396 #define MSR_VIRT_SSBD                   0xc001011f
397 #define MSR_IA32_PRED_CMD               0x49
398 #define MSR_IA32_UCODE_REV              0x8b
399 #define MSR_IA32_CORE_CAPABILITY        0xcf
400 
401 #define MSR_IA32_ARCH_CAPABILITIES      0x10a
402 #define ARCH_CAP_TSX_CTRL_MSR		(1<<7)
403 
404 #define MSR_IA32_PERF_CAPABILITIES      0x345
405 #define PERF_CAP_LBR_FMT                0x3f
406 
407 #define MSR_IA32_TSX_CTRL		0x122
408 #define MSR_IA32_TSCDEADLINE            0x6e0
409 #define MSR_IA32_PKRS                   0x6e1
410 #define MSR_RAPL_POWER_UNIT             0x00000606
411 #define MSR_PKG_POWER_LIMIT             0x00000610
412 #define MSR_PKG_ENERGY_STATUS           0x00000611
413 #define MSR_PKG_POWER_INFO              0x00000614
414 #define MSR_ARCH_LBR_CTL                0x000014ce
415 #define MSR_ARCH_LBR_DEPTH              0x000014cf
416 #define MSR_ARCH_LBR_FROM_0             0x00001500
417 #define MSR_ARCH_LBR_TO_0               0x00001600
418 #define MSR_ARCH_LBR_INFO_0             0x00001200
419 
420 #define FEATURE_CONTROL_LOCKED                    (1<<0)
421 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX  (1ULL << 1)
422 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
423 #define FEATURE_CONTROL_SGX_LC                    (1ULL << 17)
424 #define FEATURE_CONTROL_SGX                       (1ULL << 18)
425 #define FEATURE_CONTROL_LMCE                      (1<<20)
426 
427 #define MSR_IA32_SGXLEPUBKEYHASH0       0x8c
428 #define MSR_IA32_SGXLEPUBKEYHASH1       0x8d
429 #define MSR_IA32_SGXLEPUBKEYHASH2       0x8e
430 #define MSR_IA32_SGXLEPUBKEYHASH3       0x8f
431 
432 #define MSR_P6_PERFCTR0                 0xc1
433 
434 #define MSR_IA32_SMBASE                 0x9e
435 #define MSR_SMI_COUNT                   0x34
436 #define MSR_CORE_THREAD_COUNT           0x35
437 #define MSR_MTRRcap                     0xfe
438 #define MSR_MTRRcap_VCNT                8
439 #define MSR_MTRRcap_FIXRANGE_SUPPORT    (1 << 8)
440 #define MSR_MTRRcap_WC_SUPPORTED        (1 << 10)
441 
442 #define MSR_IA32_SYSENTER_CS            0x174
443 #define MSR_IA32_SYSENTER_ESP           0x175
444 #define MSR_IA32_SYSENTER_EIP           0x176
445 
446 #define MSR_MCG_CAP                     0x179
447 #define MSR_MCG_STATUS                  0x17a
448 #define MSR_MCG_CTL                     0x17b
449 #define MSR_MCG_EXT_CTL                 0x4d0
450 
451 #define MSR_P6_EVNTSEL0                 0x186
452 
453 #define MSR_IA32_PERF_STATUS            0x198
454 
455 #define MSR_IA32_MISC_ENABLE            0x1a0
456 /* Indicates good rep/movs microcode on some processors: */
457 #define MSR_IA32_MISC_ENABLE_DEFAULT    1
458 #define MSR_IA32_MISC_ENABLE_MWAIT      (1ULL << 18)
459 
460 #define MSR_MTRRphysBase(reg)           (0x200 + 2 * (reg))
461 #define MSR_MTRRphysMask(reg)           (0x200 + 2 * (reg) + 1)
462 
463 #define MSR_MTRRphysIndex(addr)         ((((addr) & ~1u) - 0x200) / 2)
464 
465 #define MSR_MTRRfix64K_00000            0x250
466 #define MSR_MTRRfix16K_80000            0x258
467 #define MSR_MTRRfix16K_A0000            0x259
468 #define MSR_MTRRfix4K_C0000             0x268
469 #define MSR_MTRRfix4K_C8000             0x269
470 #define MSR_MTRRfix4K_D0000             0x26a
471 #define MSR_MTRRfix4K_D8000             0x26b
472 #define MSR_MTRRfix4K_E0000             0x26c
473 #define MSR_MTRRfix4K_E8000             0x26d
474 #define MSR_MTRRfix4K_F0000             0x26e
475 #define MSR_MTRRfix4K_F8000             0x26f
476 
477 #define MSR_PAT                         0x277
478 
479 #define MSR_MTRRdefType                 0x2ff
480 
481 #define MSR_CORE_PERF_FIXED_CTR0        0x309
482 #define MSR_CORE_PERF_FIXED_CTR1        0x30a
483 #define MSR_CORE_PERF_FIXED_CTR2        0x30b
484 #define MSR_CORE_PERF_FIXED_CTR_CTRL    0x38d
485 #define MSR_CORE_PERF_GLOBAL_STATUS     0x38e
486 #define MSR_CORE_PERF_GLOBAL_CTRL       0x38f
487 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL   0x390
488 
489 #define MSR_MC0_CTL                     0x400
490 #define MSR_MC0_STATUS                  0x401
491 #define MSR_MC0_ADDR                    0x402
492 #define MSR_MC0_MISC                    0x403
493 
494 #define MSR_IA32_RTIT_OUTPUT_BASE       0x560
495 #define MSR_IA32_RTIT_OUTPUT_MASK       0x561
496 #define MSR_IA32_RTIT_CTL               0x570
497 #define MSR_IA32_RTIT_STATUS            0x571
498 #define MSR_IA32_RTIT_CR3_MATCH         0x572
499 #define MSR_IA32_RTIT_ADDR0_A           0x580
500 #define MSR_IA32_RTIT_ADDR0_B           0x581
501 #define MSR_IA32_RTIT_ADDR1_A           0x582
502 #define MSR_IA32_RTIT_ADDR1_B           0x583
503 #define MSR_IA32_RTIT_ADDR2_A           0x584
504 #define MSR_IA32_RTIT_ADDR2_B           0x585
505 #define MSR_IA32_RTIT_ADDR3_A           0x586
506 #define MSR_IA32_RTIT_ADDR3_B           0x587
507 #define MAX_RTIT_ADDRS                  8
508 
509 #define MSR_EFER                        0xc0000080
510 
511 #define MSR_EFER_SCE   (1 << 0)
512 #define MSR_EFER_LME   (1 << 8)
513 #define MSR_EFER_LMA   (1 << 10)
514 #define MSR_EFER_NXE   (1 << 11)
515 #define MSR_EFER_SVME  (1 << 12)
516 #define MSR_EFER_FFXSR (1 << 14)
517 
518 #define MSR_EFER_RESERVED\
519         (~(target_ulong)(MSR_EFER_SCE | MSR_EFER_LME\
520             | MSR_EFER_LMA | MSR_EFER_NXE | MSR_EFER_SVME\
521             | MSR_EFER_FFXSR))
522 
523 #define MSR_STAR                        0xc0000081
524 #define MSR_LSTAR                       0xc0000082
525 #define MSR_CSTAR                       0xc0000083
526 #define MSR_FMASK                       0xc0000084
527 #define MSR_FSBASE                      0xc0000100
528 #define MSR_GSBASE                      0xc0000101
529 #define MSR_KERNELGSBASE                0xc0000102
530 #define MSR_TSC_AUX                     0xc0000103
531 #define MSR_AMD64_TSC_RATIO             0xc0000104
532 
533 #define MSR_AMD64_TSC_RATIO_DEFAULT     0x100000000ULL
534 
535 #define MSR_K7_HWCR                     0xc0010015
536 
537 #define MSR_VM_HSAVE_PA                 0xc0010117
538 
539 #define MSR_IA32_XFD                    0x000001c4
540 #define MSR_IA32_XFD_ERR                0x000001c5
541 
542 /* FRED MSRs */
543 #define MSR_IA32_FRED_RSP0              0x000001cc       /* Stack level 0 regular stack pointer */
544 #define MSR_IA32_FRED_RSP1              0x000001cd       /* Stack level 1 regular stack pointer */
545 #define MSR_IA32_FRED_RSP2              0x000001ce       /* Stack level 2 regular stack pointer */
546 #define MSR_IA32_FRED_RSP3              0x000001cf       /* Stack level 3 regular stack pointer */
547 #define MSR_IA32_FRED_STKLVLS           0x000001d0       /* FRED exception stack levels */
548 #define MSR_IA32_FRED_SSP1              0x000001d1       /* Stack level 1 shadow stack pointer in ring 0 */
549 #define MSR_IA32_FRED_SSP2              0x000001d2       /* Stack level 2 shadow stack pointer in ring 0 */
550 #define MSR_IA32_FRED_SSP3              0x000001d3       /* Stack level 3 shadow stack pointer in ring 0 */
551 #define MSR_IA32_FRED_CONFIG            0x000001d4       /* FRED Entrypoint and interrupt stack level */
552 
553 #define MSR_IA32_BNDCFGS                0x00000d90
554 #define MSR_IA32_XSS                    0x00000da0
555 #define MSR_IA32_UMWAIT_CONTROL         0xe1
556 
557 #define MSR_IA32_VMX_BASIC              0x00000480
558 #define MSR_IA32_VMX_PINBASED_CTLS      0x00000481
559 #define MSR_IA32_VMX_PROCBASED_CTLS     0x00000482
560 #define MSR_IA32_VMX_EXIT_CTLS          0x00000483
561 #define MSR_IA32_VMX_ENTRY_CTLS         0x00000484
562 #define MSR_IA32_VMX_MISC               0x00000485
563 #define MSR_IA32_VMX_CR0_FIXED0         0x00000486
564 #define MSR_IA32_VMX_CR0_FIXED1         0x00000487
565 #define MSR_IA32_VMX_CR4_FIXED0         0x00000488
566 #define MSR_IA32_VMX_CR4_FIXED1         0x00000489
567 #define MSR_IA32_VMX_VMCS_ENUM          0x0000048a
568 #define MSR_IA32_VMX_PROCBASED_CTLS2    0x0000048b
569 #define MSR_IA32_VMX_EPT_VPID_CAP       0x0000048c
570 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS  0x0000048d
571 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
572 #define MSR_IA32_VMX_TRUE_EXIT_CTLS      0x0000048f
573 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS     0x00000490
574 #define MSR_IA32_VMX_VMFUNC             0x00000491
575 
576 #define MSR_APIC_START                  0x00000800
577 #define MSR_APIC_END                    0x000008ff
578 
579 #define XSTATE_FP_BIT                   0
580 #define XSTATE_SSE_BIT                  1
581 #define XSTATE_YMM_BIT                  2
582 #define XSTATE_BNDREGS_BIT              3
583 #define XSTATE_BNDCSR_BIT               4
584 #define XSTATE_OPMASK_BIT               5
585 #define XSTATE_ZMM_Hi256_BIT            6
586 #define XSTATE_Hi16_ZMM_BIT             7
587 #define XSTATE_PT_BIT                   8
588 #define XSTATE_PKRU_BIT                 9
589 #define XSTATE_ARCH_LBR_BIT             15
590 #define XSTATE_XTILE_CFG_BIT            17
591 #define XSTATE_XTILE_DATA_BIT           18
592 
593 #define XSTATE_FP_MASK                  (1ULL << XSTATE_FP_BIT)
594 #define XSTATE_SSE_MASK                 (1ULL << XSTATE_SSE_BIT)
595 #define XSTATE_YMM_MASK                 (1ULL << XSTATE_YMM_BIT)
596 #define XSTATE_BNDREGS_MASK             (1ULL << XSTATE_BNDREGS_BIT)
597 #define XSTATE_BNDCSR_MASK              (1ULL << XSTATE_BNDCSR_BIT)
598 #define XSTATE_OPMASK_MASK              (1ULL << XSTATE_OPMASK_BIT)
599 #define XSTATE_ZMM_Hi256_MASK           (1ULL << XSTATE_ZMM_Hi256_BIT)
600 #define XSTATE_Hi16_ZMM_MASK            (1ULL << XSTATE_Hi16_ZMM_BIT)
601 #define XSTATE_PT_MASK                  (1ULL << XSTATE_PT_BIT)
602 #define XSTATE_PKRU_MASK                (1ULL << XSTATE_PKRU_BIT)
603 #define XSTATE_ARCH_LBR_MASK            (1ULL << XSTATE_ARCH_LBR_BIT)
604 #define XSTATE_XTILE_CFG_MASK           (1ULL << XSTATE_XTILE_CFG_BIT)
605 #define XSTATE_XTILE_DATA_MASK          (1ULL << XSTATE_XTILE_DATA_BIT)
606 
607 #define XSTATE_DYNAMIC_MASK             (XSTATE_XTILE_DATA_MASK)
608 
609 #define ESA_FEATURE_ALIGN64_BIT         1
610 #define ESA_FEATURE_XFD_BIT             2
611 
612 #define ESA_FEATURE_ALIGN64_MASK        (1U << ESA_FEATURE_ALIGN64_BIT)
613 #define ESA_FEATURE_XFD_MASK            (1U << ESA_FEATURE_XFD_BIT)
614 
615 
616 /* CPUID feature bits available in XCR0 */
617 #define CPUID_XSTATE_XCR0_MASK  (XSTATE_FP_MASK | XSTATE_SSE_MASK | \
618                                  XSTATE_YMM_MASK | XSTATE_BNDREGS_MASK | \
619                                  XSTATE_BNDCSR_MASK | XSTATE_OPMASK_MASK | \
620                                  XSTATE_ZMM_Hi256_MASK | \
621                                  XSTATE_Hi16_ZMM_MASK | XSTATE_PKRU_MASK | \
622                                  XSTATE_XTILE_CFG_MASK | XSTATE_XTILE_DATA_MASK)
623 
624 /* CPUID feature bits available in XSS */
625 #define CPUID_XSTATE_XSS_MASK    (XSTATE_ARCH_LBR_MASK)
626 
627 #define CPUID_XSTATE_MASK       (CPUID_XSTATE_XCR0_MASK | CPUID_XSTATE_XSS_MASK)
628 
629 /* CPUID feature words */
630 typedef enum FeatureWord {
631     FEAT_1_EDX,         /* CPUID[1].EDX */
632     FEAT_1_ECX,         /* CPUID[1].ECX */
633     FEAT_7_0_EBX,       /* CPUID[EAX=7,ECX=0].EBX */
634     FEAT_7_0_ECX,       /* CPUID[EAX=7,ECX=0].ECX */
635     FEAT_7_0_EDX,       /* CPUID[EAX=7,ECX=0].EDX */
636     FEAT_7_1_EAX,       /* CPUID[EAX=7,ECX=1].EAX */
637     FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
638     FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
639     FEAT_8000_0007_EBX, /* CPUID[8000_0007].EBX */
640     FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
641     FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */
642     FEAT_8000_0021_EAX, /* CPUID[8000_0021].EAX */
643     FEAT_8000_0021_EBX, /* CPUID[8000_0021].EBX */
644     FEAT_8000_0022_EAX, /* CPUID[8000_0022].EAX */
645     FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
646     FEAT_KVM,           /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
647     FEAT_KVM_HINTS,     /* CPUID[4000_0001].EDX */
648     FEAT_SVM,           /* CPUID[8000_000A].EDX */
649     FEAT_XSAVE,         /* CPUID[EAX=0xd,ECX=1].EAX */
650     FEAT_6_EAX,         /* CPUID[6].EAX */
651     FEAT_XSAVE_XCR0_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
652     FEAT_XSAVE_XCR0_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
653     FEAT_ARCH_CAPABILITIES,
654     FEAT_CORE_CAPABILITY,
655     FEAT_PERF_CAPABILITIES,
656     FEAT_VMX_PROCBASED_CTLS,
657     FEAT_VMX_SECONDARY_CTLS,
658     FEAT_VMX_PINBASED_CTLS,
659     FEAT_VMX_EXIT_CTLS,
660     FEAT_VMX_ENTRY_CTLS,
661     FEAT_VMX_MISC,
662     FEAT_VMX_EPT_VPID_CAPS,
663     FEAT_VMX_BASIC,
664     FEAT_VMX_VMFUNC,
665     FEAT_14_0_ECX,
666     FEAT_SGX_12_0_EAX,  /* CPUID[EAX=0x12,ECX=0].EAX (SGX) */
667     FEAT_SGX_12_0_EBX,  /* CPUID[EAX=0x12,ECX=0].EBX (SGX MISCSELECT[31:0]) */
668     FEAT_SGX_12_1_EAX,  /* CPUID[EAX=0x12,ECX=1].EAX (SGX ATTRIBUTES[31:0]) */
669     FEAT_XSAVE_XSS_LO,     /* CPUID[EAX=0xd,ECX=1].ECX */
670     FEAT_XSAVE_XSS_HI,     /* CPUID[EAX=0xd,ECX=1].EDX */
671     FEAT_7_1_ECX,       /* CPUID[EAX=7,ECX=1].ECX */
672     FEAT_7_1_EDX,       /* CPUID[EAX=7,ECX=1].EDX */
673     FEAT_7_2_EDX,       /* CPUID[EAX=7,ECX=2].EDX */
674     FEAT_24_0_EBX,      /* CPUID[EAX=0x24,ECX=0].EBX */
675     FEATURE_WORDS,
676 } FeatureWord;
677 
678 typedef struct FeatureMask {
679     FeatureWord index;
680     uint64_t mask;
681 } FeatureMask;
682 
683 typedef struct FeatureDep {
684     FeatureMask from, to;
685 } FeatureDep;
686 
687 typedef uint64_t FeatureWordArray[FEATURE_WORDS];
688 uint64_t x86_cpu_get_supported_feature_word(X86CPU *cpu, FeatureWord w);
689 
690 /* cpuid_features bits */
691 #define CPUID_FP87 (1U << 0)
692 #define CPUID_VME  (1U << 1)
693 #define CPUID_DE   (1U << 2)
694 #define CPUID_PSE  (1U << 3)
695 #define CPUID_TSC  (1U << 4)
696 #define CPUID_MSR  (1U << 5)
697 #define CPUID_PAE  (1U << 6)
698 #define CPUID_MCE  (1U << 7)
699 #define CPUID_CX8  (1U << 8)
700 #define CPUID_APIC (1U << 9)
701 #define CPUID_SEP  (1U << 11) /* sysenter/sysexit */
702 #define CPUID_MTRR (1U << 12)
703 #define CPUID_PGE  (1U << 13)
704 #define CPUID_MCA  (1U << 14)
705 #define CPUID_CMOV (1U << 15)
706 #define CPUID_PAT  (1U << 16)
707 #define CPUID_PSE36   (1U << 17)
708 #define CPUID_PN   (1U << 18)
709 #define CPUID_CLFLUSH (1U << 19)
710 #define CPUID_DTS (1U << 21)
711 #define CPUID_ACPI (1U << 22)
712 #define CPUID_MMX  (1U << 23)
713 #define CPUID_FXSR (1U << 24)
714 #define CPUID_SSE  (1U << 25)
715 #define CPUID_SSE2 (1U << 26)
716 #define CPUID_SS (1U << 27)
717 #define CPUID_HT (1U << 28)
718 #define CPUID_TM (1U << 29)
719 #define CPUID_IA64 (1U << 30)
720 #define CPUID_PBE (1U << 31)
721 
722 #define CPUID_EXT_SSE3     (1U << 0)
723 #define CPUID_EXT_PCLMULQDQ (1U << 1)
724 #define CPUID_EXT_DTES64   (1U << 2)
725 #define CPUID_EXT_MONITOR  (1U << 3)
726 #define CPUID_EXT_DSCPL    (1U << 4)
727 #define CPUID_EXT_VMX      (1U << 5)
728 #define CPUID_EXT_SMX      (1U << 6)
729 #define CPUID_EXT_EST      (1U << 7)
730 #define CPUID_EXT_TM2      (1U << 8)
731 #define CPUID_EXT_SSSE3    (1U << 9)
732 #define CPUID_EXT_CID      (1U << 10)
733 #define CPUID_EXT_FMA      (1U << 12)
734 #define CPUID_EXT_CX16     (1U << 13)
735 #define CPUID_EXT_XTPR     (1U << 14)
736 #define CPUID_EXT_PDCM     (1U << 15)
737 #define CPUID_EXT_PCID     (1U << 17)
738 #define CPUID_EXT_DCA      (1U << 18)
739 #define CPUID_EXT_SSE41    (1U << 19)
740 #define CPUID_EXT_SSE42    (1U << 20)
741 #define CPUID_EXT_X2APIC   (1U << 21)
742 #define CPUID_EXT_MOVBE    (1U << 22)
743 #define CPUID_EXT_POPCNT   (1U << 23)
744 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
745 #define CPUID_EXT_AES      (1U << 25)
746 #define CPUID_EXT_XSAVE    (1U << 26)
747 #define CPUID_EXT_OSXSAVE  (1U << 27)
748 #define CPUID_EXT_AVX      (1U << 28)
749 #define CPUID_EXT_F16C     (1U << 29)
750 #define CPUID_EXT_RDRAND   (1U << 30)
751 #define CPUID_EXT_HYPERVISOR  (1U << 31)
752 
753 #define CPUID_EXT2_FPU     (1U << 0)
754 #define CPUID_EXT2_VME     (1U << 1)
755 #define CPUID_EXT2_DE      (1U << 2)
756 #define CPUID_EXT2_PSE     (1U << 3)
757 #define CPUID_EXT2_TSC     (1U << 4)
758 #define CPUID_EXT2_MSR     (1U << 5)
759 #define CPUID_EXT2_PAE     (1U << 6)
760 #define CPUID_EXT2_MCE     (1U << 7)
761 #define CPUID_EXT2_CX8     (1U << 8)
762 #define CPUID_EXT2_APIC    (1U << 9)
763 #define CPUID_EXT2_SYSCALL (1U << 11)
764 #define CPUID_EXT2_MTRR    (1U << 12)
765 #define CPUID_EXT2_PGE     (1U << 13)
766 #define CPUID_EXT2_MCA     (1U << 14)
767 #define CPUID_EXT2_CMOV    (1U << 15)
768 #define CPUID_EXT2_PAT     (1U << 16)
769 #define CPUID_EXT2_PSE36   (1U << 17)
770 #define CPUID_EXT2_MP      (1U << 19)
771 #define CPUID_EXT2_NX      (1U << 20)
772 #define CPUID_EXT2_MMXEXT  (1U << 22)
773 #define CPUID_EXT2_MMX     (1U << 23)
774 #define CPUID_EXT2_FXSR    (1U << 24)
775 #define CPUID_EXT2_FFXSR   (1U << 25)
776 #define CPUID_EXT2_PDPE1GB (1U << 26)
777 #define CPUID_EXT2_RDTSCP  (1U << 27)
778 #define CPUID_EXT2_LM      (1U << 29)
779 #define CPUID_EXT2_3DNOWEXT (1U << 30)
780 #define CPUID_EXT2_3DNOW   (1U << 31)
781 
782 /* CPUID[8000_0001].EDX bits that are aliases of CPUID[1].EDX bits on AMD CPUs */
783 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
784                                 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
785                                 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
786                                 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
787                                 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
788                                 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
789                                 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
790                                 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
791                                 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
792 
793 #define CPUID_EXT3_LAHF_LM (1U << 0)
794 #define CPUID_EXT3_CMP_LEG (1U << 1)
795 #define CPUID_EXT3_SVM     (1U << 2)
796 #define CPUID_EXT3_EXTAPIC (1U << 3)
797 #define CPUID_EXT3_CR8LEG  (1U << 4)
798 #define CPUID_EXT3_ABM     (1U << 5)
799 #define CPUID_EXT3_SSE4A   (1U << 6)
800 #define CPUID_EXT3_MISALIGNSSE (1U << 7)
801 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
802 #define CPUID_EXT3_OSVW    (1U << 9)
803 #define CPUID_EXT3_IBS     (1U << 10)
804 #define CPUID_EXT3_XOP     (1U << 11)
805 #define CPUID_EXT3_SKINIT  (1U << 12)
806 #define CPUID_EXT3_WDT     (1U << 13)
807 #define CPUID_EXT3_LWP     (1U << 15)
808 #define CPUID_EXT3_FMA4    (1U << 16)
809 #define CPUID_EXT3_TCE     (1U << 17)
810 #define CPUID_EXT3_NODEID  (1U << 19)
811 #define CPUID_EXT3_TBM     (1U << 21)
812 #define CPUID_EXT3_TOPOEXT (1U << 22)
813 #define CPUID_EXT3_PERFCORE (1U << 23)
814 #define CPUID_EXT3_PERFNB  (1U << 24)
815 
816 #define CPUID_SVM_NPT             (1U << 0)
817 #define CPUID_SVM_LBRV            (1U << 1)
818 #define CPUID_SVM_SVMLOCK         (1U << 2)
819 #define CPUID_SVM_NRIPSAVE        (1U << 3)
820 #define CPUID_SVM_TSCSCALE        (1U << 4)
821 #define CPUID_SVM_VMCBCLEAN       (1U << 5)
822 #define CPUID_SVM_FLUSHASID       (1U << 6)
823 #define CPUID_SVM_DECODEASSIST    (1U << 7)
824 #define CPUID_SVM_PAUSEFILTER     (1U << 10)
825 #define CPUID_SVM_PFTHRESHOLD     (1U << 12)
826 #define CPUID_SVM_AVIC            (1U << 13)
827 #define CPUID_SVM_V_VMSAVE_VMLOAD (1U << 15)
828 #define CPUID_SVM_VGIF            (1U << 16)
829 #define CPUID_SVM_VNMI            (1U << 25)
830 #define CPUID_SVM_SVME_ADDR_CHK   (1U << 28)
831 
832 /* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */
833 #define CPUID_7_0_EBX_FSGSBASE          (1U << 0)
834 /* Support TSC adjust MSR */
835 #define CPUID_7_0_EBX_TSC_ADJUST        (1U << 1)
836 /* Support SGX */
837 #define CPUID_7_0_EBX_SGX               (1U << 2)
838 /* 1st Group of Advanced Bit Manipulation Extensions */
839 #define CPUID_7_0_EBX_BMI1              (1U << 3)
840 /* Hardware Lock Elision */
841 #define CPUID_7_0_EBX_HLE               (1U << 4)
842 /* Intel Advanced Vector Extensions 2 */
843 #define CPUID_7_0_EBX_AVX2              (1U << 5)
844 /* FPU data pointer updated only on x87 exceptions */
845 #define CPUID_7_0_EBX_FDP_EXCPTN_ONLY (1u << 6)
846 /* Supervisor-mode Execution Prevention */
847 #define CPUID_7_0_EBX_SMEP              (1U << 7)
848 /* 2nd Group of Advanced Bit Manipulation Extensions */
849 #define CPUID_7_0_EBX_BMI2              (1U << 8)
850 /* Enhanced REP MOVSB/STOSB */
851 #define CPUID_7_0_EBX_ERMS              (1U << 9)
852 /* Invalidate Process-Context Identifier */
853 #define CPUID_7_0_EBX_INVPCID           (1U << 10)
854 /* Restricted Transactional Memory */
855 #define CPUID_7_0_EBX_RTM               (1U << 11)
856 /* Zero out FPU CS and FPU DS */
857 #define CPUID_7_0_EBX_ZERO_FCS_FDS      (1U << 13)
858 /* Memory Protection Extension */
859 #define CPUID_7_0_EBX_MPX               (1U << 14)
860 /* AVX-512 Foundation */
861 #define CPUID_7_0_EBX_AVX512F           (1U << 16)
862 /* AVX-512 Doubleword & Quadword Instruction */
863 #define CPUID_7_0_EBX_AVX512DQ          (1U << 17)
864 /* Read Random SEED */
865 #define CPUID_7_0_EBX_RDSEED            (1U << 18)
866 /* ADCX and ADOX instructions */
867 #define CPUID_7_0_EBX_ADX               (1U << 19)
868 /* Supervisor Mode Access Prevention */
869 #define CPUID_7_0_EBX_SMAP              (1U << 20)
870 /* AVX-512 Integer Fused Multiply Add */
871 #define CPUID_7_0_EBX_AVX512IFMA        (1U << 21)
872 /* Flush a Cache Line Optimized */
873 #define CPUID_7_0_EBX_CLFLUSHOPT        (1U << 23)
874 /* Cache Line Write Back */
875 #define CPUID_7_0_EBX_CLWB              (1U << 24)
876 /* Intel Processor Trace */
877 #define CPUID_7_0_EBX_INTEL_PT          (1U << 25)
878 /* AVX-512 Prefetch */
879 #define CPUID_7_0_EBX_AVX512PF          (1U << 26)
880 /* AVX-512 Exponential and Reciprocal */
881 #define CPUID_7_0_EBX_AVX512ER          (1U << 27)
882 /* AVX-512 Conflict Detection */
883 #define CPUID_7_0_EBX_AVX512CD          (1U << 28)
884 /* SHA1/SHA256 Instruction Extensions */
885 #define CPUID_7_0_EBX_SHA_NI            (1U << 29)
886 /* AVX-512 Byte and Word Instructions */
887 #define CPUID_7_0_EBX_AVX512BW          (1U << 30)
888 /* AVX-512 Vector Length Extensions */
889 #define CPUID_7_0_EBX_AVX512VL          (1U << 31)
890 
891 /* AVX-512 Vector Byte Manipulation Instruction */
892 #define CPUID_7_0_ECX_AVX512_VBMI       (1U << 1)
893 /* User-Mode Instruction Prevention */
894 #define CPUID_7_0_ECX_UMIP              (1U << 2)
895 /* Protection Keys for User-mode Pages */
896 #define CPUID_7_0_ECX_PKU               (1U << 3)
897 /* OS Enable Protection Keys */
898 #define CPUID_7_0_ECX_OSPKE             (1U << 4)
899 /* UMONITOR/UMWAIT/TPAUSE Instructions */
900 #define CPUID_7_0_ECX_WAITPKG           (1U << 5)
901 /* Additional AVX-512 Vector Byte Manipulation Instruction */
902 #define CPUID_7_0_ECX_AVX512_VBMI2      (1U << 6)
903 /* Galois Field New Instructions */
904 #define CPUID_7_0_ECX_GFNI              (1U << 8)
905 /* Vector AES Instructions */
906 #define CPUID_7_0_ECX_VAES              (1U << 9)
907 /* Carry-Less Multiplication Quadword */
908 #define CPUID_7_0_ECX_VPCLMULQDQ        (1U << 10)
909 /* Vector Neural Network Instructions */
910 #define CPUID_7_0_ECX_AVX512VNNI        (1U << 11)
911 /* Support for VPOPCNT[B,W] and VPSHUFBITQMB */
912 #define CPUID_7_0_ECX_AVX512BITALG      (1U << 12)
913 /* POPCNT for vectors of DW/QW */
914 #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ  (1U << 14)
915 /* 5-level Page Tables */
916 #define CPUID_7_0_ECX_LA57              (1U << 16)
917 /* Read Processor ID */
918 #define CPUID_7_0_ECX_RDPID             (1U << 22)
919 /* KeyLocker */
920 #define CPUID_7_0_ECX_KeyLocker         (1U << 23)
921 /* Bus Lock Debug Exception */
922 #define CPUID_7_0_ECX_BUS_LOCK_DETECT   (1U << 24)
923 /* Cache Line Demote Instruction */
924 #define CPUID_7_0_ECX_CLDEMOTE          (1U << 25)
925 /* Move Doubleword as Direct Store Instruction */
926 #define CPUID_7_0_ECX_MOVDIRI           (1U << 27)
927 /* Move 64 Bytes as Direct Store Instruction */
928 #define CPUID_7_0_ECX_MOVDIR64B         (1U << 28)
929 /* Support SGX Launch Control */
930 #define CPUID_7_0_ECX_SGX_LC            (1U << 30)
931 /* Protection Keys for Supervisor-mode Pages */
932 #define CPUID_7_0_ECX_PKS               (1U << 31)
933 
934 /* AVX512 Neural Network Instructions */
935 #define CPUID_7_0_EDX_AVX512_4VNNIW     (1U << 2)
936 /* AVX512 Multiply Accumulation Single Precision */
937 #define CPUID_7_0_EDX_AVX512_4FMAPS     (1U << 3)
938 /* Fast Short Rep Mov */
939 #define CPUID_7_0_EDX_FSRM              (1U << 4)
940 /* AVX512 Vector Pair Intersection to a Pair of Mask Registers */
941 #define CPUID_7_0_EDX_AVX512_VP2INTERSECT (1U << 8)
942  /* "md_clear" VERW clears CPU buffers */
943 #define CPUID_7_0_EDX_MD_CLEAR          (1U << 10)
944 /* SERIALIZE instruction */
945 #define CPUID_7_0_EDX_SERIALIZE         (1U << 14)
946 /* TSX Suspend Load Address Tracking instruction */
947 #define CPUID_7_0_EDX_TSX_LDTRK         (1U << 16)
948 /* Architectural LBRs */
949 #define CPUID_7_0_EDX_ARCH_LBR          (1U << 19)
950 /* AMX_BF16 instruction */
951 #define CPUID_7_0_EDX_AMX_BF16          (1U << 22)
952 /* AVX512_FP16 instruction */
953 #define CPUID_7_0_EDX_AVX512_FP16       (1U << 23)
954 /* AMX tile (two-dimensional register) */
955 #define CPUID_7_0_EDX_AMX_TILE          (1U << 24)
956 /* AMX_INT8 instruction */
957 #define CPUID_7_0_EDX_AMX_INT8          (1U << 25)
958 /* Speculation Control */
959 #define CPUID_7_0_EDX_SPEC_CTRL         (1U << 26)
960 /* Single Thread Indirect Branch Predictors */
961 #define CPUID_7_0_EDX_STIBP             (1U << 27)
962 /* Flush L1D cache */
963 #define CPUID_7_0_EDX_FLUSH_L1D         (1U << 28)
964 /* Arch Capabilities */
965 #define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29)
966 /* Core Capability */
967 #define CPUID_7_0_EDX_CORE_CAPABILITY   (1U << 30)
968 /* Speculative Store Bypass Disable */
969 #define CPUID_7_0_EDX_SPEC_CTRL_SSBD    (1U << 31)
970 
971 /* SHA512 Instruction */
972 #define CPUID_7_1_EAX_SHA512            (1U << 0)
973 /* SM3 Instruction */
974 #define CPUID_7_1_EAX_SM3               (1U << 1)
975 /* SM4 Instruction */
976 #define CPUID_7_1_EAX_SM4               (1U << 2)
977 /* AVX VNNI Instruction */
978 #define CPUID_7_1_EAX_AVX_VNNI          (1U << 4)
979 /* AVX512 BFloat16 Instruction */
980 #define CPUID_7_1_EAX_AVX512_BF16       (1U << 5)
981 /* Linear address space separation */
982 #define CPUID_7_1_EAX_LASS              (1U << 6)
983 /* CMPCCXADD Instructions */
984 #define CPUID_7_1_EAX_CMPCCXADD         (1U << 7)
985 /* Fast Zero REP MOVS */
986 #define CPUID_7_1_EAX_FZRM              (1U << 10)
987 /* Fast Short REP STOS */
988 #define CPUID_7_1_EAX_FSRS              (1U << 11)
989 /* Fast Short REP CMPS/SCAS */
990 #define CPUID_7_1_EAX_FSRC              (1U << 12)
991 /* Flexible return and event delivery (FRED) */
992 #define CPUID_7_1_EAX_FRED              (1U << 17)
993 /* Load into IA32_KERNEL_GS_BASE (LKGS) */
994 #define CPUID_7_1_EAX_LKGS              (1U << 18)
995 /* Non-Serializing Write to Model Specific Register (WRMSRNS) */
996 #define CPUID_7_1_EAX_WRMSRNS           (1U << 19)
997 /* Support Tile Computational Operations on FP16 Numbers */
998 #define CPUID_7_1_EAX_AMX_FP16          (1U << 21)
999 /* Support for VPMADD52[H,L]UQ */
1000 #define CPUID_7_1_EAX_AVX_IFMA          (1U << 23)
1001 /* Linear Address Masking */
1002 #define CPUID_7_1_EAX_LAM               (1U << 26)
1003 
1004 /* The immediate form of MSR access instructions */
1005 #define CPUID_7_1_ECX_MSR_IMM           (1U << 5)
1006 
1007 /* Support for VPDPB[SU,UU,SS]D[,S] */
1008 #define CPUID_7_1_EDX_AVX_VNNI_INT8     (1U << 4)
1009 /* AVX NE CONVERT Instructions */
1010 #define CPUID_7_1_EDX_AVX_NE_CONVERT    (1U << 5)
1011 /* AMX COMPLEX Instructions */
1012 #define CPUID_7_1_EDX_AMX_COMPLEX       (1U << 8)
1013 /* AVX-VNNI-INT16 Instructions */
1014 #define CPUID_7_1_EDX_AVX_VNNI_INT16    (1U << 10)
1015 /* PREFETCHIT0/1 Instructions */
1016 #define CPUID_7_1_EDX_PREFETCHITI       (1U << 14)
1017 /* Support for Advanced Vector Extensions 10 */
1018 #define CPUID_7_1_EDX_AVX10             (1U << 19)
1019 
1020 /* Indicate bit 7 of the IA32_SPEC_CTRL MSR is supported */
1021 #define CPUID_7_2_EDX_PSFD              (1U << 0)
1022 /* Indicate bits 3 and 4 of the IA32_SPEC_CTRL MSR are supported */
1023 #define CPUID_7_2_EDX_IPRED_CTRL        (1U << 1)
1024 /* Indicate bits 5 and 6 of the IA32_SPEC_CTRL MSR are supported */
1025 #define CPUID_7_2_EDX_RRSBA_CTRL        (1U << 2)
1026 /* Indicate bit 8 of the IA32_SPEC_CTRL MSR is supported */
1027 #define CPUID_7_2_EDX_DDPD_U            (1U << 3)
1028 /* Indicate bit 10 of the IA32_SPEC_CTRL MSR is supported */
1029 #define CPUID_7_2_EDX_BHI_CTRL          (1U << 4)
1030 
1031 /* Do not exhibit MXCSR Configuration Dependent Timing (MCDT) behavior */
1032 #define CPUID_7_2_EDX_MCDT_NO           (1U << 5)
1033 
1034 /* XFD Extend Feature Disabled */
1035 #define CPUID_D_1_EAX_XFD               (1U << 4)
1036 
1037 /* Packets which contain IP payload have LIP values */
1038 #define CPUID_14_0_ECX_LIP              (1U << 31)
1039 
1040 /* AVX10 128-bit vector support is present */
1041 #define CPUID_24_0_EBX_AVX10_128        (1U << 16)
1042 /* AVX10 256-bit vector support is present */
1043 #define CPUID_24_0_EBX_AVX10_256        (1U << 17)
1044 /* AVX10 512-bit vector support is present */
1045 #define CPUID_24_0_EBX_AVX10_512        (1U << 18)
1046 /* AVX10 vector length support mask */
1047 #define CPUID_24_0_EBX_AVX10_VL_MASK    (CPUID_24_0_EBX_AVX10_128 | \
1048                                          CPUID_24_0_EBX_AVX10_256 | \
1049                                          CPUID_24_0_EBX_AVX10_512)
1050 
1051 /* RAS Features */
1052 #define CPUID_8000_0007_EBX_OVERFLOW_RECOV    (1U << 0)
1053 #define CPUID_8000_0007_EBX_SUCCOR      (1U << 1)
1054 
1055 /* (Old) KVM paravirtualized clocksource */
1056 #define CPUID_KVM_CLOCK            (1U << KVM_FEATURE_CLOCKSOURCE)
1057 /* (New) KVM specific paravirtualized clocksource */
1058 #define CPUID_KVM_CLOCK2           (1U << KVM_FEATURE_CLOCKSOURCE2)
1059 /* KVM asynchronous page fault */
1060 #define CPUID_KVM_ASYNCPF          (1U << KVM_FEATURE_ASYNC_PF)
1061 /* KVM stolen (when guest vCPU is not running) time accounting */
1062 #define CPUID_KVM_STEAL_TIME       (1U << KVM_FEATURE_STEAL_TIME)
1063 /* KVM paravirtualized end-of-interrupt signaling */
1064 #define CPUID_KVM_PV_EOI           (1U << KVM_FEATURE_PV_EOI)
1065 /* KVM paravirtualized spinlocks support */
1066 #define CPUID_KVM_PV_UNHALT        (1U << KVM_FEATURE_PV_UNHALT)
1067 /* KVM host-side polling on HLT control from the guest */
1068 #define CPUID_KVM_POLL_CONTROL     (1U << KVM_FEATURE_POLL_CONTROL)
1069 /* KVM interrupt based asynchronous page fault*/
1070 #define CPUID_KVM_ASYNCPF_INT      (1U << KVM_FEATURE_ASYNC_PF_INT)
1071 /* KVM 'Extended Destination ID' support for external interrupts */
1072 #define CPUID_KVM_MSI_EXT_DEST_ID  (1U << KVM_FEATURE_MSI_EXT_DEST_ID)
1073 
1074 /* Hint to KVM that vCPUs expect never preempted for an unlimited time */
1075 #define CPUID_KVM_HINTS_REALTIME    (1U << KVM_HINTS_REALTIME)
1076 
1077 /* CLZERO instruction */
1078 #define CPUID_8000_0008_EBX_CLZERO      (1U << 0)
1079 /* Always save/restore FP error pointers */
1080 #define CPUID_8000_0008_EBX_XSAVEERPTR  (1U << 2)
1081 /* Write back and do not invalidate cache */
1082 #define CPUID_8000_0008_EBX_WBNOINVD    (1U << 9)
1083 /* Indirect Branch Prediction Barrier */
1084 #define CPUID_8000_0008_EBX_IBPB        (1U << 12)
1085 /* Indirect Branch Restricted Speculation */
1086 #define CPUID_8000_0008_EBX_IBRS        (1U << 14)
1087 /* Single Thread Indirect Branch Predictors */
1088 #define CPUID_8000_0008_EBX_STIBP       (1U << 15)
1089 /* STIBP mode has enhanced performance and may be left always on */
1090 #define CPUID_8000_0008_EBX_STIBP_ALWAYS_ON    (1U << 17)
1091 /* Speculative Store Bypass Disable */
1092 #define CPUID_8000_0008_EBX_AMD_SSBD    (1U << 24)
1093 /* Paravirtualized Speculative Store Bypass Disable MSR */
1094 #define CPUID_8000_0008_EBX_VIRT_SSBD   (1U << 25)
1095 /* Predictive Store Forwarding Disable */
1096 #define CPUID_8000_0008_EBX_AMD_PSFD    (1U << 28)
1097 
1098 /* Processor ignores nested data breakpoints */
1099 #define CPUID_8000_0021_EAX_NO_NESTED_DATA_BP            (1U << 0)
1100 /* WRMSR to FS_BASE, GS_BASE, or KERNEL_GS_BASE is non-serializing */
1101 #define CPUID_8000_0021_EAX_FS_GS_BASE_NS                (1U << 1)
1102 /* LFENCE is always serializing */
1103 #define CPUID_8000_0021_EAX_LFENCE_ALWAYS_SERIALIZING    (1U << 2)
1104 /* Null Selector Clears Base */
1105 #define CPUID_8000_0021_EAX_NULL_SEL_CLR_BASE            (1U << 6)
1106 /* Automatic IBRS */
1107 #define CPUID_8000_0021_EAX_AUTO_IBRS                    (1U << 8)
1108 /* Indicates support for IC prefetch */
1109 #define CPUID_8000_0021_EAX_PREFETCHI                    (1U << 20)
1110 /* Enhanced Return Address Predictor Scurity */
1111 #define CPUID_8000_0021_EAX_ERAPS                        (1U << 24)
1112 /* Selective Branch Predictor Barrier */
1113 #define CPUID_8000_0021_EAX_SBPB                         (1U << 27)
1114 /* IBPB includes branch type prediction flushing */
1115 #define CPUID_8000_0021_EAX_IBPB_BRTYPE                  (1U << 28)
1116 /* Not vulnerable to Speculative Return Stack Overflow */
1117 #define CPUID_8000_0021_EAX_SRSO_NO                      (1U << 29)
1118 /* Not vulnerable to SRSO at the user-kernel boundary */
1119 #define CPUID_8000_0021_EAX_SRSO_USER_KERNEL_NO          (1U << 30)
1120 
1121 /*
1122  * Return Address Predictor size. RapSize x 8 is the minimum number of
1123  * CALL instructions software needs to execute to flush the RAP.
1124  */
1125 #define CPUID_8000_0021_EBX_RAPSIZE    (8U << 16)
1126 
1127 /* Performance Monitoring Version 2 */
1128 #define CPUID_8000_0022_EAX_PERFMON_V2  (1U << 0)
1129 
1130 #define CPUID_XSAVE_XSAVEOPT   (1U << 0)
1131 #define CPUID_XSAVE_XSAVEC     (1U << 1)
1132 #define CPUID_XSAVE_XGETBV1    (1U << 2)
1133 #define CPUID_XSAVE_XSAVES     (1U << 3)
1134 #define CPUID_XSAVE_XFD        (1U << 4)
1135 
1136 #define CPUID_6_EAX_ARAT       (1U << 2)
1137 
1138 /* CPUID[0x80000007].EDX flags: */
1139 #define CPUID_APM_INVTSC       (1U << 8)
1140 
1141 /* "rng" RNG present (xstore) */
1142 #define CPUID_C000_0001_EDX_XSTORE             (1U << 2)
1143 /* "rng_en" RNG enabled */
1144 #define CPUID_C000_0001_EDX_XSTORE_EN          (1U << 3)
1145 /* "ace" on-CPU crypto (xcrypt) */
1146 #define CPUID_C000_0001_EDX_XCRYPT             (1U << 6)
1147 /* "ace_en" on-CPU crypto enabled */
1148 #define CPUID_C000_0001_EDX_XCRYPT_EN          (1U << 7)
1149 /* Advanced Cryptography Engine v2 */
1150 #define CPUID_C000_0001_EDX_ACE2               (1U << 8)
1151 /* ACE v2 enabled */
1152 #define CPUID_C000_0001_EDX_ACE2_EN            (1U << 9)
1153 /* PadLock Hash Engine */
1154 #define CPUID_C000_0001_EDX_PHE                (1U << 10)
1155 /* PHE enabled */
1156 #define CPUID_C000_0001_EDX_PHE_EN             (1U << 11)
1157 /* PadLock Montgomery Multiplier */
1158 #define CPUID_C000_0001_EDX_PMM                (1U << 12)
1159 /* PMM enabled */
1160 #define CPUID_C000_0001_EDX_PMM_EN             (1U << 13)
1161 
1162 #define CPUID_VENDOR_SZ      12
1163 
1164 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
1165 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
1166 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
1167 #define CPUID_VENDOR_INTEL "GenuineIntel"
1168 
1169 #define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
1170 #define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */
1171 #define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */
1172 #define CPUID_VENDOR_AMD   "AuthenticAMD"
1173 
1174 #define CPUID_VENDOR_ZHAOXIN1_1 0x746E6543 /* "Cent" */
1175 #define CPUID_VENDOR_ZHAOXIN1_2 0x48727561 /* "aurH" */
1176 #define CPUID_VENDOR_ZHAOXIN1_3 0x736C7561 /* "auls" */
1177 
1178 #define CPUID_VENDOR_ZHAOXIN2_1 0x68532020 /* "  Sh" */
1179 #define CPUID_VENDOR_ZHAOXIN2_2 0x68676E61 /* "angh" */
1180 #define CPUID_VENDOR_ZHAOXIN2_3 0x20206961 /* "ai  " */
1181 
1182 #define CPUID_VENDOR_ZHAOXIN1   "CentaurHauls"
1183 #define CPUID_VENDOR_ZHAOXIN2   "  Shanghai  "
1184 
1185 #define CPUID_VENDOR_HYGON    "HygonGenuine"
1186 
1187 #define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
1188                            (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
1189                            (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
1190 #define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
1191                          (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
1192                          (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
1193 #define IS_ZHAOXIN1_CPU(env) \
1194     ((env)->cpuid_vendor1 == CPUID_VENDOR_ZHAOXIN1_1 && \
1195      (env)->cpuid_vendor2 == CPUID_VENDOR_ZHAOXIN1_2 && \
1196      (env)->cpuid_vendor3 == CPUID_VENDOR_ZHAOXIN1_3)
1197 #define IS_ZHAOXIN2_CPU(env) \
1198     ((env)->cpuid_vendor1 == CPUID_VENDOR_ZHAOXIN2_1 && \
1199      (env)->cpuid_vendor2 == CPUID_VENDOR_ZHAOXIN2_2 && \
1200      (env)->cpuid_vendor3 == CPUID_VENDOR_ZHAOXIN2_3)
1201 #define IS_ZHAOXIN_CPU(env) (IS_ZHAOXIN1_CPU(env) || IS_ZHAOXIN2_CPU(env))
1202 
1203 #define CPUID_MWAIT_IBE     (1U << 1) /* Interrupts can exit capability */
1204 #define CPUID_MWAIT_EMX     (1U << 0) /* enumeration supported */
1205 
1206 /* CPUID[0xB].ECX level types */
1207 #define CPUID_B_ECX_TOPO_LEVEL_INVALID  0
1208 #define CPUID_B_ECX_TOPO_LEVEL_SMT      1
1209 #define CPUID_B_ECX_TOPO_LEVEL_CORE     2
1210 
1211 /* COUID[0x1F].ECX level types */
1212 #define CPUID_1F_ECX_TOPO_LEVEL_INVALID  CPUID_B_ECX_TOPO_LEVEL_INVALID
1213 #define CPUID_1F_ECX_TOPO_LEVEL_SMT      CPUID_B_ECX_TOPO_LEVEL_SMT
1214 #define CPUID_1F_ECX_TOPO_LEVEL_CORE     CPUID_B_ECX_TOPO_LEVEL_CORE
1215 #define CPUID_1F_ECX_TOPO_LEVEL_MODULE   3
1216 #define CPUID_1F_ECX_TOPO_LEVEL_DIE      5
1217 
1218 /* MSR Feature Bits */
1219 #define MSR_ARCH_CAP_RDCL_NO            (1U << 0)
1220 #define MSR_ARCH_CAP_IBRS_ALL           (1U << 1)
1221 #define MSR_ARCH_CAP_RSBA               (1U << 2)
1222 #define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3)
1223 #define MSR_ARCH_CAP_SSB_NO             (1U << 4)
1224 #define MSR_ARCH_CAP_MDS_NO             (1U << 5)
1225 #define MSR_ARCH_CAP_PSCHANGE_MC_NO     (1U << 6)
1226 #define MSR_ARCH_CAP_TSX_CTRL_MSR       (1U << 7)
1227 #define MSR_ARCH_CAP_TAA_NO             (1U << 8)
1228 #define MSR_ARCH_CAP_SBDR_SSDP_NO       (1U << 13)
1229 #define MSR_ARCH_CAP_FBSDP_NO           (1U << 14)
1230 #define MSR_ARCH_CAP_PSDP_NO            (1U << 15)
1231 #define MSR_ARCH_CAP_FB_CLEAR           (1U << 17)
1232 #define MSR_ARCH_CAP_BHI_NO             (1U << 20)
1233 #define MSR_ARCH_CAP_PBRSB_NO           (1U << 24)
1234 #define MSR_ARCH_CAP_GDS_NO             (1U << 26)
1235 #define MSR_ARCH_CAP_RFDS_NO            (1U << 27)
1236 
1237 #define MSR_CORE_CAP_SPLIT_LOCK_DETECT  (1U << 5)
1238 
1239 /* VMX MSR features */
1240 #define MSR_VMX_BASIC_VMCS_REVISION_MASK             0x7FFFFFFFull
1241 #define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK         (0x00001FFFull << 32)
1242 #define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK             (0x003C0000ull << 32)
1243 #define MSR_VMX_BASIC_DUAL_MONITOR                   (1ULL << 49)
1244 #define MSR_VMX_BASIC_INS_OUTS                       (1ULL << 54)
1245 #define MSR_VMX_BASIC_TRUE_CTLS                      (1ULL << 55)
1246 #define MSR_VMX_BASIC_ANY_ERRCODE                    (1ULL << 56)
1247 #define MSR_VMX_BASIC_NESTED_EXCEPTION               (1ULL << 58)
1248 
1249 #define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK     0x1Full
1250 #define MSR_VMX_MISC_STORE_LMA                       (1ULL << 5)
1251 #define MSR_VMX_MISC_ACTIVITY_HLT                    (1ULL << 6)
1252 #define MSR_VMX_MISC_ACTIVITY_SHUTDOWN               (1ULL << 7)
1253 #define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI              (1ULL << 8)
1254 #define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK          0x0E000000ull
1255 #define MSR_VMX_MISC_VMWRITE_VMEXIT                  (1ULL << 29)
1256 #define MSR_VMX_MISC_ZERO_LEN_INJECT                 (1ULL << 30)
1257 
1258 #define MSR_VMX_EPT_EXECONLY                         (1ULL << 0)
1259 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_4               (1ULL << 6)
1260 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_5               (1ULL << 7)
1261 #define MSR_VMX_EPT_UC                               (1ULL << 8)
1262 #define MSR_VMX_EPT_WB                               (1ULL << 14)
1263 #define MSR_VMX_EPT_2MB                              (1ULL << 16)
1264 #define MSR_VMX_EPT_1GB                              (1ULL << 17)
1265 #define MSR_VMX_EPT_INVEPT                           (1ULL << 20)
1266 #define MSR_VMX_EPT_AD_BITS                          (1ULL << 21)
1267 #define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO             (1ULL << 22)
1268 #define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT            (1ULL << 25)
1269 #define MSR_VMX_EPT_INVEPT_ALL_CONTEXT               (1ULL << 26)
1270 #define MSR_VMX_EPT_INVVPID                          (1ULL << 32)
1271 #define MSR_VMX_EPT_INVVPID_SINGLE_ADDR              (1ULL << 40)
1272 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT           (1ULL << 41)
1273 #define MSR_VMX_EPT_INVVPID_ALL_CONTEXT              (1ULL << 42)
1274 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43)
1275 
1276 #define MSR_VMX_VMFUNC_EPT_SWITCHING                 (1ULL << 0)
1277 
1278 
1279 /* VMX controls */
1280 #define VMX_CPU_BASED_VIRTUAL_INTR_PENDING          0x00000004
1281 #define VMX_CPU_BASED_USE_TSC_OFFSETING             0x00000008
1282 #define VMX_CPU_BASED_HLT_EXITING                   0x00000080
1283 #define VMX_CPU_BASED_INVLPG_EXITING                0x00000200
1284 #define VMX_CPU_BASED_MWAIT_EXITING                 0x00000400
1285 #define VMX_CPU_BASED_RDPMC_EXITING                 0x00000800
1286 #define VMX_CPU_BASED_RDTSC_EXITING                 0x00001000
1287 #define VMX_CPU_BASED_CR3_LOAD_EXITING              0x00008000
1288 #define VMX_CPU_BASED_CR3_STORE_EXITING             0x00010000
1289 #define VMX_CPU_BASED_CR8_LOAD_EXITING              0x00080000
1290 #define VMX_CPU_BASED_CR8_STORE_EXITING             0x00100000
1291 #define VMX_CPU_BASED_TPR_SHADOW                    0x00200000
1292 #define VMX_CPU_BASED_VIRTUAL_NMI_PENDING           0x00400000
1293 #define VMX_CPU_BASED_MOV_DR_EXITING                0x00800000
1294 #define VMX_CPU_BASED_UNCOND_IO_EXITING             0x01000000
1295 #define VMX_CPU_BASED_USE_IO_BITMAPS                0x02000000
1296 #define VMX_CPU_BASED_MONITOR_TRAP_FLAG             0x08000000
1297 #define VMX_CPU_BASED_USE_MSR_BITMAPS               0x10000000
1298 #define VMX_CPU_BASED_MONITOR_EXITING               0x20000000
1299 #define VMX_CPU_BASED_PAUSE_EXITING                 0x40000000
1300 #define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS   0x80000000
1301 
1302 #define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
1303 #define VMX_SECONDARY_EXEC_ENABLE_EPT               0x00000002
1304 #define VMX_SECONDARY_EXEC_DESC                     0x00000004
1305 #define VMX_SECONDARY_EXEC_RDTSCP                   0x00000008
1306 #define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE   0x00000010
1307 #define VMX_SECONDARY_EXEC_ENABLE_VPID              0x00000020
1308 #define VMX_SECONDARY_EXEC_WBINVD_EXITING           0x00000040
1309 #define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST       0x00000080
1310 #define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT       0x00000100
1311 #define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY    0x00000200
1312 #define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING       0x00000400
1313 #define VMX_SECONDARY_EXEC_RDRAND_EXITING           0x00000800
1314 #define VMX_SECONDARY_EXEC_ENABLE_INVPCID           0x00001000
1315 #define VMX_SECONDARY_EXEC_ENABLE_VMFUNC            0x00002000
1316 #define VMX_SECONDARY_EXEC_SHADOW_VMCS              0x00004000
1317 #define VMX_SECONDARY_EXEC_ENCLS_EXITING            0x00008000
1318 #define VMX_SECONDARY_EXEC_RDSEED_EXITING           0x00010000
1319 #define VMX_SECONDARY_EXEC_ENABLE_PML               0x00020000
1320 #define VMX_SECONDARY_EXEC_XSAVES                   0x00100000
1321 #define VMX_SECONDARY_EXEC_TSC_SCALING              0x02000000
1322 #define VMX_SECONDARY_EXEC_ENABLE_USER_WAIT_PAUSE   0x04000000
1323 
1324 #define VMX_PIN_BASED_EXT_INTR_MASK                 0x00000001
1325 #define VMX_PIN_BASED_NMI_EXITING                   0x00000008
1326 #define VMX_PIN_BASED_VIRTUAL_NMIS                  0x00000020
1327 #define VMX_PIN_BASED_VMX_PREEMPTION_TIMER          0x00000040
1328 #define VMX_PIN_BASED_POSTED_INTR                   0x00000080
1329 
1330 #define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS             0x00000004
1331 #define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE            0x00000200
1332 #define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL      0x00001000
1333 #define VMX_VM_EXIT_ACK_INTR_ON_EXIT                0x00008000
1334 #define VMX_VM_EXIT_SAVE_IA32_PAT                   0x00040000
1335 #define VMX_VM_EXIT_LOAD_IA32_PAT                   0x00080000
1336 #define VMX_VM_EXIT_SAVE_IA32_EFER                  0x00100000
1337 #define VMX_VM_EXIT_LOAD_IA32_EFER                  0x00200000
1338 #define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER       0x00400000
1339 #define VMX_VM_EXIT_CLEAR_BNDCFGS                   0x00800000
1340 #define VMX_VM_EXIT_PT_CONCEAL_PIP                  0x01000000
1341 #define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL             0x02000000
1342 #define VMX_VM_EXIT_LOAD_IA32_PKRS                  0x20000000
1343 #define VMX_VM_EXIT_ACTIVATE_SECONDARY_CONTROLS     0x80000000
1344 
1345 #define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS            0x00000004
1346 #define VMX_VM_ENTRY_IA32E_MODE                     0x00000200
1347 #define VMX_VM_ENTRY_SMM                            0x00000400
1348 #define VMX_VM_ENTRY_DEACT_DUAL_MONITOR             0x00000800
1349 #define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL     0x00002000
1350 #define VMX_VM_ENTRY_LOAD_IA32_PAT                  0x00004000
1351 #define VMX_VM_ENTRY_LOAD_IA32_EFER                 0x00008000
1352 #define VMX_VM_ENTRY_LOAD_BNDCFGS                   0x00010000
1353 #define VMX_VM_ENTRY_PT_CONCEAL_PIP                 0x00020000
1354 #define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL             0x00040000
1355 #define VMX_VM_ENTRY_LOAD_IA32_PKRS                 0x00400000
1356 
1357 /* Supported Hyper-V Enlightenments */
1358 #define HYPERV_FEAT_RELAXED             0
1359 #define HYPERV_FEAT_VAPIC               1
1360 #define HYPERV_FEAT_TIME                2
1361 #define HYPERV_FEAT_CRASH               3
1362 #define HYPERV_FEAT_RESET               4
1363 #define HYPERV_FEAT_VPINDEX             5
1364 #define HYPERV_FEAT_RUNTIME             6
1365 #define HYPERV_FEAT_SYNIC               7
1366 #define HYPERV_FEAT_STIMER              8
1367 #define HYPERV_FEAT_FREQUENCIES         9
1368 #define HYPERV_FEAT_REENLIGHTENMENT     10
1369 #define HYPERV_FEAT_TLBFLUSH            11
1370 #define HYPERV_FEAT_EVMCS               12
1371 #define HYPERV_FEAT_IPI                 13
1372 #define HYPERV_FEAT_STIMER_DIRECT       14
1373 #define HYPERV_FEAT_AVIC                15
1374 #define HYPERV_FEAT_SYNDBG              16
1375 #define HYPERV_FEAT_MSR_BITMAP          17
1376 #define HYPERV_FEAT_XMM_INPUT           18
1377 #define HYPERV_FEAT_TLBFLUSH_EXT        19
1378 #define HYPERV_FEAT_TLBFLUSH_DIRECT     20
1379 
1380 #ifndef HYPERV_SPINLOCK_NEVER_NOTIFY
1381 #define HYPERV_SPINLOCK_NEVER_NOTIFY             0xFFFFFFFF
1382 #endif
1383 
1384 #define EXCP00_DIVZ	0
1385 #define EXCP01_DB	1
1386 #define EXCP02_NMI	2
1387 #define EXCP03_INT3	3
1388 #define EXCP04_INTO	4
1389 #define EXCP05_BOUND	5
1390 #define EXCP06_ILLOP	6
1391 #define EXCP07_PREX	7
1392 #define EXCP08_DBLE	8
1393 #define EXCP09_XERR	9
1394 #define EXCP0A_TSS	10
1395 #define EXCP0B_NOSEG	11
1396 #define EXCP0C_STACK	12
1397 #define EXCP0D_GPF	13
1398 #define EXCP0E_PAGE	14
1399 #define EXCP10_COPR	16
1400 #define EXCP11_ALGN	17
1401 #define EXCP12_MCHK	18
1402 
1403 #define EXCP_VMEXIT     0x100 /* only for system emulation */
1404 #define EXCP_SYSCALL    0x101 /* only for user emulation */
1405 #define EXCP_VSYSCALL   0x102 /* only for user emulation */
1406 
1407 /* i386-specific interrupt pending bits.  */
1408 #define CPU_INTERRUPT_POLL      CPU_INTERRUPT_TGT_EXT_1
1409 #define CPU_INTERRUPT_SMI       CPU_INTERRUPT_TGT_EXT_2
1410 #define CPU_INTERRUPT_NMI       CPU_INTERRUPT_TGT_EXT_3
1411 #define CPU_INTERRUPT_MCE       CPU_INTERRUPT_TGT_EXT_4
1412 #define CPU_INTERRUPT_VIRQ      CPU_INTERRUPT_TGT_INT_0
1413 #define CPU_INTERRUPT_SIPI      CPU_INTERRUPT_TGT_INT_1
1414 #define CPU_INTERRUPT_TPR       CPU_INTERRUPT_TGT_INT_2
1415 
1416 /* Use a clearer name for this.  */
1417 #define CPU_INTERRUPT_INIT      CPU_INTERRUPT_RESET
1418 
1419 #define CC_OP_HAS_EFLAGS(op) ((op) >= CC_OP_EFLAGS && (op) <= CC_OP_ADCOX)
1420 
1421 /* Instead of computing the condition codes after each x86 instruction,
1422  * QEMU just stores one operand (called CC_SRC), the result
1423  * (called CC_DST) and the type of operation (called CC_OP). When the
1424  * condition codes are needed, the condition codes can be calculated
1425  * using this information. Condition codes are not generated if they
1426  * are only needed for conditional branches.
1427  */
1428 typedef enum {
1429     CC_OP_EFLAGS = 0,  /* all cc are explicitly computed, CC_SRC = flags */
1430     CC_OP_ADCX = 1,    /* CC_DST = C, CC_SRC = rest.  */
1431     CC_OP_ADOX = 2,    /* CC_SRC2 = O, CC_SRC = rest.  */
1432     CC_OP_ADCOX = 3,   /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest.  */
1433 
1434     /* Low 2 bits = MemOp constant for the size */
1435 #define CC_OP_FIRST_BWLQ CC_OP_MULB
1436     CC_OP_MULB = 4, /* modify all flags, C, O = (CC_SRC != 0) */
1437     CC_OP_MULW,
1438     CC_OP_MULL,
1439     CC_OP_MULQ,
1440 
1441     CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1442     CC_OP_ADDW,
1443     CC_OP_ADDL,
1444     CC_OP_ADDQ,
1445 
1446     CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1447     CC_OP_ADCW,
1448     CC_OP_ADCL,
1449     CC_OP_ADCQ,
1450 
1451     CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1452     CC_OP_SUBW,
1453     CC_OP_SUBL,
1454     CC_OP_SUBQ,
1455 
1456     CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1457     CC_OP_SBBW,
1458     CC_OP_SBBL,
1459     CC_OP_SBBQ,
1460 
1461     CC_OP_LOGICB, /* modify all flags, CC_DST = res */
1462     CC_OP_LOGICW,
1463     CC_OP_LOGICL,
1464     CC_OP_LOGICQ,
1465 
1466     CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1467     CC_OP_INCW,
1468     CC_OP_INCL,
1469     CC_OP_INCQ,
1470 
1471     CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
1472     CC_OP_DECW,
1473     CC_OP_DECL,
1474     CC_OP_DECQ,
1475 
1476     CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
1477     CC_OP_SHLW,
1478     CC_OP_SHLL,
1479     CC_OP_SHLQ,
1480 
1481     CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
1482     CC_OP_SARW,
1483     CC_OP_SARL,
1484     CC_OP_SARQ,
1485 
1486     CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
1487     CC_OP_BMILGW,
1488     CC_OP_BMILGL,
1489     CC_OP_BMILGQ,
1490 
1491     CC_OP_BLSIB, /* Z,S via CC_DST, C = SRC!=0; O=0; P,A undefined */
1492     CC_OP_BLSIW,
1493     CC_OP_BLSIL,
1494     CC_OP_BLSIQ,
1495 
1496     /*
1497      * Note that only CC_OP_POPCNT (i.e. the one with MO_TL size)
1498      * is used or implemented, because the translation needs
1499      * to zero-extend CC_DST anyway.
1500      */
1501     CC_OP_POPCNTB__, /* Z via CC_DST, all other flags clear.  */
1502     CC_OP_POPCNTW__,
1503     CC_OP_POPCNTL__,
1504     CC_OP_POPCNTQ__,
1505     CC_OP_POPCNT = sizeof(target_ulong) == 8 ? CC_OP_POPCNTQ__ : CC_OP_POPCNTL__,
1506 #define CC_OP_LAST_BWLQ CC_OP_POPCNTQ__
1507 
1508     CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1509 } CCOp;
1510 
1511 /* See X86DecodedInsn.cc_op, using int8_t. */
1512 QEMU_BUILD_BUG_ON(CC_OP_DYNAMIC > INT8_MAX);
1513 
cc_op_size(CCOp op)1514 static inline MemOp cc_op_size(CCOp op)
1515 {
1516     MemOp size = op & 3;
1517 
1518     QEMU_BUILD_BUG_ON(CC_OP_FIRST_BWLQ & 3);
1519     assert(op >= CC_OP_FIRST_BWLQ && op <= CC_OP_LAST_BWLQ);
1520     assert(size <= MO_TL);
1521 
1522     return size;
1523 }
1524 
1525 typedef struct SegmentCache {
1526     uint32_t selector;
1527     target_ulong base;
1528     uint32_t limit;
1529     uint32_t flags;
1530 } SegmentCache;
1531 
1532 typedef union MMXReg {
1533     uint8_t  _b_MMXReg[64 / 8];
1534     uint16_t _w_MMXReg[64 / 16];
1535     uint32_t _l_MMXReg[64 / 32];
1536     uint64_t _q_MMXReg[64 / 64];
1537     float32  _s_MMXReg[64 / 32];
1538     float64  _d_MMXReg[64 / 64];
1539 } MMXReg;
1540 
1541 typedef union XMMReg {
1542     uint64_t _q_XMMReg[128 / 64];
1543 } XMMReg;
1544 
1545 typedef union YMMReg {
1546     uint64_t _q_YMMReg[256 / 64];
1547     XMMReg   _x_YMMReg[256 / 128];
1548 } YMMReg;
1549 
1550 typedef union ZMMReg {
1551     uint8_t  _b_ZMMReg[512 / 8];
1552     uint16_t _w_ZMMReg[512 / 16];
1553     uint32_t _l_ZMMReg[512 / 32];
1554     uint64_t _q_ZMMReg[512 / 64];
1555     float16  _h_ZMMReg[512 / 16];
1556     float32  _s_ZMMReg[512 / 32];
1557     float64  _d_ZMMReg[512 / 64];
1558     XMMReg   _x_ZMMReg[512 / 128];
1559     YMMReg   _y_ZMMReg[512 / 256];
1560 } ZMMReg;
1561 
1562 typedef struct BNDReg {
1563     uint64_t lb;
1564     uint64_t ub;
1565 } BNDReg;
1566 
1567 typedef struct BNDCSReg {
1568     uint64_t cfgu;
1569     uint64_t sts;
1570 } BNDCSReg;
1571 
1572 #define BNDCFG_ENABLE       1ULL
1573 #define BNDCFG_BNDPRESERVE  2ULL
1574 #define BNDCFG_BDIR_MASK    TARGET_PAGE_MASK
1575 
1576 #if HOST_BIG_ENDIAN
1577 #define ZMM_B(n) _b_ZMMReg[63 - (n)]
1578 #define ZMM_W(n) _w_ZMMReg[31 - (n)]
1579 #define ZMM_L(n) _l_ZMMReg[15 - (n)]
1580 #define ZMM_H(n) _h_ZMMReg[31 - (n)]
1581 #define ZMM_S(n) _s_ZMMReg[15 - (n)]
1582 #define ZMM_Q(n) _q_ZMMReg[7 - (n)]
1583 #define ZMM_D(n) _d_ZMMReg[7 - (n)]
1584 #define ZMM_X(n) _x_ZMMReg[3 - (n)]
1585 #define ZMM_Y(n) _y_ZMMReg[1 - (n)]
1586 
1587 #define XMM_Q(n) _q_XMMReg[1 - (n)]
1588 
1589 #define YMM_Q(n) _q_YMMReg[3 - (n)]
1590 #define YMM_X(n) _x_YMMReg[1 - (n)]
1591 
1592 #define MMX_B(n) _b_MMXReg[7 - (n)]
1593 #define MMX_W(n) _w_MMXReg[3 - (n)]
1594 #define MMX_L(n) _l_MMXReg[1 - (n)]
1595 #define MMX_S(n) _s_MMXReg[1 - (n)]
1596 #else
1597 #define ZMM_B(n) _b_ZMMReg[n]
1598 #define ZMM_W(n) _w_ZMMReg[n]
1599 #define ZMM_L(n) _l_ZMMReg[n]
1600 #define ZMM_H(n) _h_ZMMReg[n]
1601 #define ZMM_S(n) _s_ZMMReg[n]
1602 #define ZMM_Q(n) _q_ZMMReg[n]
1603 #define ZMM_D(n) _d_ZMMReg[n]
1604 #define ZMM_X(n) _x_ZMMReg[n]
1605 #define ZMM_Y(n) _y_ZMMReg[n]
1606 
1607 #define XMM_Q(n) _q_XMMReg[n]
1608 
1609 #define YMM_Q(n) _q_YMMReg[n]
1610 #define YMM_X(n) _x_YMMReg[n]
1611 
1612 #define MMX_B(n) _b_MMXReg[n]
1613 #define MMX_W(n) _w_MMXReg[n]
1614 #define MMX_L(n) _l_MMXReg[n]
1615 #define MMX_S(n) _s_MMXReg[n]
1616 #endif
1617 #define MMX_Q(n) _q_MMXReg[n]
1618 
1619 typedef union {
1620     floatx80 d __attribute__((aligned(16)));
1621     MMXReg mmx;
1622 } FPReg;
1623 
1624 typedef struct {
1625     uint64_t base;
1626     uint64_t mask;
1627 } MTRRVar;
1628 
1629 #define CPU_NB_REGS64 16
1630 #define CPU_NB_REGS32 8
1631 
1632 #ifdef TARGET_X86_64
1633 #define CPU_NB_REGS CPU_NB_REGS64
1634 #else
1635 #define CPU_NB_REGS CPU_NB_REGS32
1636 #endif
1637 
1638 #define MAX_FIXED_COUNTERS 3
1639 #define MAX_GP_COUNTERS    (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
1640 
1641 #define NB_OPMASK_REGS 8
1642 
1643 /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
1644  * that APIC ID hasn't been set yet
1645  */
1646 #define UNASSIGNED_APIC_ID 0xFFFFFFFF
1647 
1648 typedef struct X86LegacyXSaveArea {
1649     uint16_t fcw;
1650     uint16_t fsw;
1651     uint8_t ftw;
1652     uint8_t reserved;
1653     uint16_t fpop;
1654     union {
1655         struct {
1656             uint64_t fpip;
1657             uint64_t fpdp;
1658         };
1659         struct {
1660             uint32_t fip;
1661             uint32_t fcs;
1662             uint32_t foo;
1663             uint32_t fos;
1664         };
1665     };
1666     uint32_t mxcsr;
1667     uint32_t mxcsr_mask;
1668     FPReg fpregs[8];
1669     uint8_t xmm_regs[16][16];
1670     uint32_t hw_reserved[12];
1671     uint32_t sw_reserved[12];
1672 } X86LegacyXSaveArea;
1673 
1674 QEMU_BUILD_BUG_ON(sizeof(X86LegacyXSaveArea) != 512);
1675 
1676 typedef struct X86XSaveHeader {
1677     uint64_t xstate_bv;
1678     uint64_t xcomp_bv;
1679     uint64_t reserve0;
1680     uint8_t reserved[40];
1681 } X86XSaveHeader;
1682 
1683 /* Ext. save area 2: AVX State */
1684 typedef struct XSaveAVX {
1685     uint8_t ymmh[16][16];
1686 } XSaveAVX;
1687 
1688 /* Ext. save area 3: BNDREG */
1689 typedef struct XSaveBNDREG {
1690     BNDReg bnd_regs[4];
1691 } XSaveBNDREG;
1692 
1693 /* Ext. save area 4: BNDCSR */
1694 typedef union XSaveBNDCSR {
1695     BNDCSReg bndcsr;
1696     uint8_t data[64];
1697 } XSaveBNDCSR;
1698 
1699 /* Ext. save area 5: Opmask */
1700 typedef struct XSaveOpmask {
1701     uint64_t opmask_regs[NB_OPMASK_REGS];
1702 } XSaveOpmask;
1703 
1704 /* Ext. save area 6: ZMM_Hi256 */
1705 typedef struct XSaveZMM_Hi256 {
1706     uint8_t zmm_hi256[16][32];
1707 } XSaveZMM_Hi256;
1708 
1709 /* Ext. save area 7: Hi16_ZMM */
1710 typedef struct XSaveHi16_ZMM {
1711     uint8_t hi16_zmm[16][64];
1712 } XSaveHi16_ZMM;
1713 
1714 /* Ext. save area 9: PKRU state */
1715 typedef struct XSavePKRU {
1716     uint32_t pkru;
1717     uint32_t padding;
1718 } XSavePKRU;
1719 
1720 /* Ext. save area 17: AMX XTILECFG state */
1721 typedef struct XSaveXTILECFG {
1722     uint8_t xtilecfg[64];
1723 } XSaveXTILECFG;
1724 
1725 /* Ext. save area 18: AMX XTILEDATA state */
1726 typedef struct XSaveXTILEDATA {
1727     uint8_t xtiledata[8][1024];
1728 } XSaveXTILEDATA;
1729 
1730 typedef struct {
1731        uint64_t from;
1732        uint64_t to;
1733        uint64_t info;
1734 } LBREntry;
1735 
1736 #define ARCH_LBR_NR_ENTRIES            32
1737 
1738 /* Ext. save area 19: Supervisor mode Arch LBR state */
1739 typedef struct XSavesArchLBR {
1740     uint64_t lbr_ctl;
1741     uint64_t lbr_depth;
1742     uint64_t ler_from;
1743     uint64_t ler_to;
1744     uint64_t ler_info;
1745     LBREntry lbr_records[ARCH_LBR_NR_ENTRIES];
1746 } XSavesArchLBR;
1747 
1748 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
1749 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
1750 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
1751 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
1752 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
1753 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
1754 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
1755 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILECFG) != 0x40);
1756 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILEDATA) != 0x2000);
1757 QEMU_BUILD_BUG_ON(sizeof(XSavesArchLBR) != 0x328);
1758 
1759 typedef struct ExtSaveArea {
1760     uint32_t feature, bits;
1761     uint32_t offset, size;
1762     uint32_t ecx;
1763 } ExtSaveArea;
1764 
1765 #define XSAVE_STATE_AREA_COUNT (XSTATE_XTILE_DATA_BIT + 1)
1766 
1767 extern ExtSaveArea x86_ext_save_areas[XSAVE_STATE_AREA_COUNT];
1768 
1769 typedef enum TPRAccess {
1770     TPR_ACCESS_READ,
1771     TPR_ACCESS_WRITE,
1772 } TPRAccess;
1773 
1774 /* Cache information data structures: */
1775 
1776 typedef struct CPUCacheInfo {
1777     enum CacheType type;
1778     uint8_t level;
1779     /* Size in bytes */
1780     uint32_t size;
1781     /* Line size, in bytes */
1782     uint16_t line_size;
1783     /*
1784      * Associativity.
1785      * Note: representation of fully-associative caches is not implemented
1786      */
1787     uint8_t associativity;
1788     /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */
1789     uint8_t partitions;
1790     /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */
1791     uint32_t sets;
1792     /*
1793      * Lines per tag.
1794      * AMD-specific: CPUID[0x80000005], CPUID[0x80000006].
1795      * (Is this synonym to @partitions?)
1796      */
1797     uint8_t lines_per_tag;
1798 
1799     /* Self-initializing cache */
1800     bool self_init;
1801     /*
1802      * WBINVD/INVD is not guaranteed to act upon lower level caches of
1803      * non-originating threads sharing this cache.
1804      * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0]
1805      */
1806     bool no_invd_sharing;
1807     /*
1808      * Cache is inclusive of lower cache levels.
1809      * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1].
1810      */
1811     bool inclusive;
1812     /*
1813      * A complex function is used to index the cache, potentially using all
1814      * address bits.  CPUID[4].EDX[bit 2].
1815      */
1816     bool complex_indexing;
1817 
1818     /*
1819      * Cache Topology. The level that cache is shared in.
1820      * Used to encode CPUID[4].EAX[bits 25:14] or
1821      * CPUID[0x8000001D].EAX[bits 25:14].
1822      */
1823     CpuTopologyLevel share_level;
1824 } CPUCacheInfo;
1825 
1826 
1827 typedef struct CPUCaches {
1828         CPUCacheInfo *l1d_cache;
1829         CPUCacheInfo *l1i_cache;
1830         CPUCacheInfo *l2_cache;
1831         CPUCacheInfo *l3_cache;
1832 } CPUCaches;
1833 
1834 typedef struct CPUArchState {
1835     /* standard registers */
1836     target_ulong regs[CPU_NB_REGS];
1837     target_ulong eip;
1838     target_ulong eflags; /* eflags register. During CPU emulation, CC
1839                         flags and DF are set to zero because they are
1840                         stored elsewhere */
1841 
1842     /* emulator internal eflags handling */
1843     target_ulong cc_dst;
1844     target_ulong cc_src;
1845     target_ulong cc_src2;
1846     uint32_t cc_op;
1847     int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
1848     uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
1849                         are known at translation time. */
1850     uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
1851 
1852     /* segments */
1853     SegmentCache segs[6]; /* selector values */
1854     SegmentCache ldt;
1855     SegmentCache tr;
1856     SegmentCache gdt; /* only base and limit are used */
1857     SegmentCache idt; /* only base and limit are used */
1858 
1859     target_ulong cr[5]; /* NOTE: cr1 is unused */
1860 
1861     bool pdptrs_valid;
1862     uint64_t pdptrs[4];
1863     int32_t a20_mask;
1864 
1865     BNDReg bnd_regs[4];
1866     BNDCSReg bndcs_regs;
1867     uint64_t msr_bndcfgs;
1868     uint64_t efer;
1869 
1870     /* Beginning of state preserved by INIT (dummy marker).  */
1871     struct {} start_init_save;
1872 
1873     /* FPU state */
1874     unsigned int fpstt; /* top of stack index */
1875     uint16_t fpus;
1876     uint16_t fpuc;
1877     uint8_t fptags[8];   /* 0 = valid, 1 = empty */
1878     FPReg fpregs[8];
1879     /* KVM-only so far */
1880     uint16_t fpop;
1881     uint16_t fpcs;
1882     uint16_t fpds;
1883     uint64_t fpip;
1884     uint64_t fpdp;
1885 
1886     /* emulator internal variables */
1887     float_status fp_status;
1888     floatx80 ft0;
1889 
1890     float_status mmx_status; /* for 3DNow! float ops */
1891     float_status sse_status;
1892     uint32_t mxcsr;
1893     ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32] QEMU_ALIGNED(16);
1894     ZMMReg xmm_t0 QEMU_ALIGNED(16);
1895     MMXReg mmx_t0;
1896 
1897     uint64_t opmask_regs[NB_OPMASK_REGS];
1898 #ifdef TARGET_X86_64
1899     uint8_t xtilecfg[64];
1900     uint8_t xtiledata[8192];
1901 #endif
1902 
1903     /* sysenter registers */
1904     uint32_t sysenter_cs;
1905     target_ulong sysenter_esp;
1906     target_ulong sysenter_eip;
1907     uint64_t star;
1908 
1909     uint64_t vm_hsave;
1910 
1911 #ifdef TARGET_X86_64
1912     target_ulong lstar;
1913     target_ulong cstar;
1914     target_ulong fmask;
1915     target_ulong kernelgsbase;
1916 
1917     /* FRED MSRs */
1918     uint64_t fred_rsp0;
1919     uint64_t fred_rsp1;
1920     uint64_t fred_rsp2;
1921     uint64_t fred_rsp3;
1922     uint64_t fred_stklvls;
1923     uint64_t fred_ssp1;
1924     uint64_t fred_ssp2;
1925     uint64_t fred_ssp3;
1926     uint64_t fred_config;
1927 #endif
1928 
1929     uint64_t tsc_adjust;
1930     uint64_t tsc_deadline;
1931     uint64_t tsc_aux;
1932 
1933     uint64_t xcr0;
1934 
1935     uint64_t mcg_status;
1936     uint64_t msr_ia32_misc_enable;
1937     uint64_t msr_ia32_feature_control;
1938     uint64_t msr_ia32_sgxlepubkeyhash[4];
1939 
1940     uint64_t msr_fixed_ctr_ctrl;
1941     uint64_t msr_global_ctrl;
1942     uint64_t msr_global_status;
1943     uint64_t msr_global_ovf_ctrl;
1944     uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1945     uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1946     uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
1947 
1948     uint64_t pat;
1949     uint32_t smbase;
1950     uint64_t msr_smi_count;
1951 
1952     uint32_t pkru;
1953     uint32_t pkrs;
1954     uint32_t tsx_ctrl;
1955 
1956     uint64_t spec_ctrl;
1957     uint64_t amd_tsc_scale_msr;
1958     uint64_t virt_ssbd;
1959 
1960     /* End of state preserved by INIT (dummy marker).  */
1961     struct {} end_init_save;
1962 
1963     uint64_t system_time_msr;
1964     uint64_t wall_clock_msr;
1965     uint64_t steal_time_msr;
1966     uint64_t async_pf_en_msr;
1967     uint64_t async_pf_int_msr;
1968     uint64_t pv_eoi_en_msr;
1969     uint64_t poll_control_msr;
1970 
1971     /* Partition-wide HV MSRs, will be updated only on the first vcpu */
1972     uint64_t msr_hv_hypercall;
1973     uint64_t msr_hv_guest_os_id;
1974     uint64_t msr_hv_tsc;
1975     uint64_t msr_hv_syndbg_control;
1976     uint64_t msr_hv_syndbg_status;
1977     uint64_t msr_hv_syndbg_send_page;
1978     uint64_t msr_hv_syndbg_recv_page;
1979     uint64_t msr_hv_syndbg_pending_page;
1980     uint64_t msr_hv_syndbg_options;
1981 
1982     /* Per-VCPU HV MSRs */
1983     uint64_t msr_hv_vapic;
1984     uint64_t msr_hv_crash_params[HV_CRASH_PARAMS];
1985     uint64_t msr_hv_runtime;
1986     uint64_t msr_hv_synic_control;
1987     uint64_t msr_hv_synic_evt_page;
1988     uint64_t msr_hv_synic_msg_page;
1989     uint64_t msr_hv_synic_sint[HV_SINT_COUNT];
1990     uint64_t msr_hv_stimer_config[HV_STIMER_COUNT];
1991     uint64_t msr_hv_stimer_count[HV_STIMER_COUNT];
1992     uint64_t msr_hv_reenlightenment_control;
1993     uint64_t msr_hv_tsc_emulation_control;
1994     uint64_t msr_hv_tsc_emulation_status;
1995 
1996     uint64_t msr_rtit_ctrl;
1997     uint64_t msr_rtit_status;
1998     uint64_t msr_rtit_output_base;
1999     uint64_t msr_rtit_output_mask;
2000     uint64_t msr_rtit_cr3_match;
2001     uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS];
2002 
2003     /* Per-VCPU XFD MSRs */
2004     uint64_t msr_xfd;
2005     uint64_t msr_xfd_err;
2006 
2007     /* Per-VCPU Arch LBR MSRs */
2008     uint64_t msr_lbr_ctl;
2009     uint64_t msr_lbr_depth;
2010     LBREntry lbr_records[ARCH_LBR_NR_ENTRIES];
2011 
2012     /* AMD MSRC001_0015 Hardware Configuration */
2013     uint64_t msr_hwcr;
2014 
2015     /* exception/interrupt handling */
2016     int error_code;
2017     int exception_is_int;
2018     target_ulong exception_next_eip;
2019     target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
2020     union {
2021         struct CPUBreakpoint *cpu_breakpoint[4];
2022         struct CPUWatchpoint *cpu_watchpoint[4];
2023     }; /* break/watchpoints for dr[0..3] */
2024     int old_exception;  /* exception in flight */
2025 
2026     uint64_t vm_vmcb;
2027     uint64_t tsc_offset;
2028     uint64_t intercept;
2029     uint16_t intercept_cr_read;
2030     uint16_t intercept_cr_write;
2031     uint16_t intercept_dr_read;
2032     uint16_t intercept_dr_write;
2033     uint32_t intercept_exceptions;
2034     uint64_t nested_cr3;
2035     uint32_t nested_pg_mode;
2036     uint8_t v_tpr;
2037     uint32_t int_ctl;
2038 
2039     /* KVM states, automatically cleared on reset */
2040     uint8_t nmi_injected;
2041     uint8_t nmi_pending;
2042 
2043     uintptr_t retaddr;
2044 
2045     /* RAPL MSR */
2046     uint64_t msr_rapl_power_unit;
2047     uint64_t msr_pkg_energy_status;
2048 
2049     /* Fields up to this point are cleared by a CPU reset */
2050     struct {} end_reset_fields;
2051 
2052     /* Fields after this point are preserved across CPU reset. */
2053 
2054     /* processor features (e.g. for CPUID insn) */
2055     /* Minimum cpuid leaf 7 value */
2056     uint32_t cpuid_level_func7;
2057     /* Actual cpuid leaf 7 value */
2058     uint32_t cpuid_min_level_func7;
2059     /* Minimum level/xlevel/xlevel2, based on CPU model + features */
2060     uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
2061     /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
2062     uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
2063     /* Actual level/xlevel/xlevel2 value: */
2064     uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
2065     uint32_t cpuid_vendor1;
2066     uint32_t cpuid_vendor2;
2067     uint32_t cpuid_vendor3;
2068     uint32_t cpuid_version;
2069     FeatureWordArray features;
2070     /* AVX10 version */
2071     uint8_t avx10_version;
2072     /* Features that were explicitly enabled/disabled */
2073     FeatureWordArray user_features;
2074     uint32_t cpuid_model[12];
2075     /* Cache information for CPUID.  When legacy-cache=on, the cache data
2076      * on each CPUID leaf will be different, because we keep compatibility
2077      * with old QEMU versions.
2078      */
2079     CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd;
2080 
2081     /* MTRRs */
2082     uint64_t mtrr_fixed[11];
2083     uint64_t mtrr_deftype;
2084     MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
2085 
2086     /* For KVM */
2087     uint32_t mp_state;
2088     int32_t exception_nr;
2089     int32_t interrupt_injected;
2090     uint8_t soft_interrupt;
2091     uint8_t exception_pending;
2092     uint8_t exception_injected;
2093     uint8_t has_error_code;
2094     uint8_t exception_has_payload;
2095     uint64_t exception_payload;
2096     uint8_t triple_fault_pending;
2097     uint32_t ins_len;
2098     uint32_t sipi_vector;
2099     bool tsc_valid;
2100     int64_t tsc_khz;
2101     int64_t user_tsc_khz; /* for sanity check only */
2102     uint64_t apic_bus_freq;
2103     uint64_t tsc;
2104 #if defined(CONFIG_KVM) || defined(CONFIG_HVF)
2105     void *xsave_buf;
2106     uint32_t xsave_buf_len;
2107 #endif
2108 #if defined(CONFIG_KVM)
2109     struct kvm_nested_state *nested_state;
2110     MemoryRegion *xen_vcpu_info_mr;
2111     void *xen_vcpu_info_hva;
2112     uint64_t xen_vcpu_info_gpa;
2113     uint64_t xen_vcpu_info_default_gpa;
2114     uint64_t xen_vcpu_time_info_gpa;
2115     uint64_t xen_vcpu_runstate_gpa;
2116     uint8_t xen_vcpu_callback_vector;
2117     bool xen_callback_asserted;
2118     uint16_t xen_virq[XEN_NR_VIRQS];
2119     uint64_t xen_singleshot_timer_ns;
2120     QEMUTimer *xen_singleshot_timer;
2121     uint64_t xen_periodic_timer_period;
2122     QEMUTimer *xen_periodic_timer;
2123     QemuMutex xen_timers_lock;
2124 #endif
2125 #if defined(CONFIG_HVF)
2126     void *emu_mmio_buf;
2127 #endif
2128 
2129     uint64_t mcg_cap;
2130     uint64_t mcg_ctl;
2131     uint64_t mcg_ext_ctl;
2132     uint64_t mce_banks[MCE_BANKS_DEF*4];
2133     uint64_t xstate_bv;
2134 
2135     /* vmstate */
2136     uint16_t fpus_vmstate;
2137     uint16_t fptag_vmstate;
2138     uint16_t fpregs_format_vmstate;
2139 
2140     uint64_t xss;
2141     uint32_t umwait;
2142 
2143     TPRAccess tpr_access_type;
2144 
2145     X86CPUTopoInfo topo_info;
2146 
2147     /* Bitmap of available CPU topology levels for this CPU. */
2148     DECLARE_BITMAP(avail_cpu_topo, CPU_TOPOLOGY_LEVEL__MAX);
2149 } CPUX86State;
2150 
2151 struct kvm_msrs;
2152 
2153 /**
2154  * X86CPU:
2155  * @env: #CPUX86State
2156  * @migratable: If set, only migratable flags will be accepted when "enforce"
2157  * mode is used, and only migratable flags will be included in the "host"
2158  * CPU model.
2159  *
2160  * An x86 CPU.
2161  */
2162 struct ArchCPU {
2163     CPUState parent_obj;
2164 
2165     CPUX86State env;
2166     VMChangeStateEntry *vmsentry;
2167 
2168     uint64_t ucode_rev;
2169 
2170     uint32_t hyperv_spinlock_attempts;
2171     char *hyperv_vendor;
2172     bool hyperv_synic_kvm_only;
2173     uint64_t hyperv_features;
2174     bool hyperv_passthrough;
2175     OnOffAuto hyperv_no_nonarch_cs;
2176     uint32_t hyperv_vendor_id[3];
2177     uint32_t hyperv_interface_id[4];
2178     uint32_t hyperv_limits[3];
2179     bool hyperv_enforce_cpuid;
2180     uint32_t hyperv_ver_id_build;
2181     uint16_t hyperv_ver_id_major;
2182     uint16_t hyperv_ver_id_minor;
2183     uint32_t hyperv_ver_id_sp;
2184     uint8_t hyperv_ver_id_sb;
2185     uint32_t hyperv_ver_id_sn;
2186 
2187     bool check_cpuid;
2188     bool enforce_cpuid;
2189     /*
2190      * Force features to be enabled even if the host doesn't support them.
2191      * This is dangerous and should be done only for testing CPUID
2192      * compatibility.
2193      */
2194     bool force_features;
2195     bool expose_kvm;
2196     bool expose_tcg;
2197     bool migratable;
2198     bool migrate_smi_count;
2199     bool max_features; /* Enable all supported features automatically */
2200     uint32_t apic_id;
2201 
2202     /* Enables publishing of TSC increment and Local APIC bus frequencies to
2203      * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */
2204     bool vmware_cpuid_freq;
2205 
2206     /* if true the CPUID code directly forward host cache leaves to the guest */
2207     bool cache_info_passthrough;
2208 
2209     /* if true the CPUID code directly forwards
2210      * host monitor/mwait leaves to the guest */
2211     struct {
2212         uint32_t eax;
2213         uint32_t ebx;
2214         uint32_t ecx;
2215         uint32_t edx;
2216     } mwait;
2217 
2218     /* Features that were filtered out because of missing host capabilities */
2219     FeatureWordArray filtered_features;
2220 
2221     /* Features that are forced enabled by underlying hypervisor, e.g., TDX */
2222     FeatureWordArray forced_on_features;
2223 
2224     /* Enable PMU CPUID bits. This can't be enabled by default yet because
2225      * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
2226      * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
2227      * capabilities) directly to the guest.
2228      */
2229     bool enable_pmu;
2230 
2231     /*
2232      * Enable LBR_FMT bits of IA32_PERF_CAPABILITIES MSR.
2233      * This can't be initialized with a default because it doesn't have
2234      * stable ABI support yet. It is only allowed to pass all LBR_FMT bits
2235      * returned by kvm_arch_get_supported_msr_feature()(which depends on both
2236      * host CPU and kernel capabilities) to the guest.
2237      */
2238     uint64_t lbr_fmt;
2239 
2240     /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
2241      * disabled by default to avoid breaking migration between QEMU with
2242      * different LMCE configurations.
2243      */
2244     bool enable_lmce;
2245 
2246     /* Compatibility bits for old machine types.
2247      * If true present virtual l3 cache for VM, the vcpus in the same virtual
2248      * socket share an virtual l3 cache.
2249      */
2250     bool enable_l3_cache;
2251 
2252     /* Compatibility bits for old machine types.
2253      * If true present L1 cache as per-thread, not per-core.
2254      */
2255     bool l1_cache_per_core;
2256 
2257     /* Compatibility bits for old machine types.
2258      * If true present the old cache topology information
2259      */
2260     bool legacy_cache;
2261 
2262     /* Compatibility bits for old machine types.
2263      * If true decode the CPUID Function 0x8000001E_ECX to support multiple
2264      * nodes per processor
2265      */
2266     bool legacy_multi_node;
2267 
2268     /* Compatibility bits for old machine types: */
2269     bool enable_cpuid_0xb;
2270 
2271     /* Force to enable cpuid 0x1f */
2272     bool enable_cpuid_0x1f;
2273 
2274     /* Enable auto level-increase for all CPUID leaves */
2275     bool full_cpuid_auto_level;
2276 
2277     /* Only advertise CPUID leaves defined by the vendor */
2278     bool vendor_cpuid_only;
2279 
2280     /* Only advertise TOPOEXT features that AMD defines */
2281     bool amd_topoext_features_only;
2282 
2283     /* Enable auto level-increase for Intel Processor Trace leave */
2284     bool intel_pt_auto_level;
2285 
2286     /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
2287     bool fill_mtrr_mask;
2288 
2289     /* if true override the phys_bits value with a value read from the host */
2290     bool host_phys_bits;
2291 
2292     /* if set, limit maximum value for phys_bits when host_phys_bits is true */
2293     uint8_t host_phys_bits_limit;
2294 
2295     /* Forcefully disable KVM PV features not exposed in guest CPUIDs */
2296     bool kvm_pv_enforce_cpuid;
2297 
2298     /* Number of physical address bits supported */
2299     uint32_t phys_bits;
2300 
2301     /*
2302      * Number of guest physical address bits available. Usually this is
2303      * identical to host physical address bits. With NPT or EPT 4-level
2304      * paging, guest physical address space might be restricted to 48 bits
2305      * even if the host cpu supports more physical address bits.
2306      */
2307     uint32_t guest_phys_bits;
2308 
2309     /* in order to simplify APIC support, we leave this pointer to the
2310        user */
2311     struct DeviceState *apic_state;
2312     struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
2313     Notifier machine_done;
2314 
2315     struct kvm_msrs *kvm_msr_buf;
2316 
2317     int32_t node_id; /* NUMA node this CPU belongs to */
2318     int32_t socket_id;
2319     int32_t die_id;
2320     int32_t module_id;
2321     int32_t core_id;
2322     int32_t thread_id;
2323 
2324     int32_t hv_max_vps;
2325 
2326     bool xen_vapic;
2327 };
2328 
2329 typedef struct X86CPUModel X86CPUModel;
2330 
2331 /**
2332  * X86CPUClass:
2333  * @cpu_def: CPU model definition
2334  * @host_cpuid_required: Whether CPU model requires cpuid from host.
2335  * @ordering: Ordering on the "-cpu help" CPU model list.
2336  * @migration_safe: See CpuDefinitionInfo::migration_safe
2337  * @static_model: See CpuDefinitionInfo::static
2338  * @parent_realize: The parent class' realize handler.
2339  * @parent_phases: The parent class' reset phase handlers.
2340  *
2341  * An x86 CPU model or family.
2342  */
2343 struct X86CPUClass {
2344     CPUClass parent_class;
2345 
2346     /*
2347      * CPU definition, automatically loaded by instance_init if not NULL.
2348      * Should be eventually replaced by subclass-specific property defaults.
2349      */
2350     const X86CPUModel *model;
2351 
2352     bool host_cpuid_required;
2353     int ordering;
2354     bool migration_safe;
2355     bool static_model;
2356 
2357     /*
2358      * Optional description of CPU model.
2359      * If unavailable, cpu_def->model_id is used.
2360      */
2361     const char *model_description;
2362 
2363     DeviceRealize parent_realize;
2364     DeviceUnrealize parent_unrealize;
2365     ResettablePhases parent_phases;
2366 };
2367 
2368 #ifndef CONFIG_USER_ONLY
2369 extern const VMStateDescription vmstate_x86_cpu;
2370 #endif
2371 
2372 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
2373                              int cpuid, DumpState *s);
2374 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
2375                              int cpuid, DumpState *s);
2376 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
2377                                  DumpState *s);
2378 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
2379                                  DumpState *s);
2380 
2381 bool x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
2382                                 Error **errp);
2383 
2384 void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags);
2385 
2386 int x86_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
2387 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
2388 void x86_cpu_gdb_init(CPUState *cs);
2389 
2390 int cpu_x86_support_mca_broadcast(CPUX86State *env);
2391 
2392 #ifndef CONFIG_USER_ONLY
2393 int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request);
2394 
2395 hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr,
2396                                          MemTxAttrs *attrs);
2397 int cpu_get_pic_interrupt(CPUX86State *s);
2398 
2399 /* MS-DOS compatibility mode FPU exception support */
2400 void x86_register_ferr_irq(qemu_irq irq);
2401 void fpu_check_raise_ferr_irq(CPUX86State *s);
2402 void cpu_set_ignne(void);
2403 void cpu_clear_ignne(void);
2404 #endif
2405 
2406 /* mpx_helper.c */
2407 void cpu_sync_bndcs_hflags(CPUX86State *env);
2408 
2409 /* this function must always be used to load data in the segment
2410    cache: it synchronizes the hflags with the segment cache values */
cpu_x86_load_seg_cache(CPUX86State * env,X86Seg seg_reg,unsigned int selector,target_ulong base,unsigned int limit,unsigned int flags)2411 static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2412                                           X86Seg seg_reg, unsigned int selector,
2413                                           target_ulong base,
2414                                           unsigned int limit,
2415                                           unsigned int flags)
2416 {
2417     SegmentCache *sc;
2418     unsigned int new_hflags;
2419 
2420     sc = &env->segs[seg_reg];
2421     sc->selector = selector;
2422     sc->base = base;
2423     sc->limit = limit;
2424     sc->flags = flags;
2425 
2426     /* update the hidden flags */
2427     {
2428         if (seg_reg == R_CS) {
2429 #ifdef TARGET_X86_64
2430             if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
2431                 /* long mode */
2432                 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
2433                 env->hflags &= ~(HF_ADDSEG_MASK);
2434             } else
2435 #endif
2436             {
2437                 /* legacy / compatibility case */
2438                 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
2439                     >> (DESC_B_SHIFT - HF_CS32_SHIFT);
2440                 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
2441                     new_hflags;
2442             }
2443         }
2444         if (seg_reg == R_SS) {
2445             int cpl = (flags >> DESC_DPL_SHIFT) & 3;
2446 #if HF_CPL_MASK != 3
2447 #error HF_CPL_MASK is hardcoded
2448 #endif
2449             env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
2450             /* Possibly switch between BNDCFGS and BNDCFGU */
2451             cpu_sync_bndcs_hflags(env);
2452         }
2453         new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
2454             >> (DESC_B_SHIFT - HF_SS32_SHIFT);
2455         if (env->hflags & HF_CS64_MASK) {
2456             /* zero base assumed for DS, ES and SS in long mode */
2457         } else if (!(env->cr[0] & CR0_PE_MASK) ||
2458                    (env->eflags & VM_MASK) ||
2459                    !(env->hflags & HF_CS32_MASK)) {
2460             /* XXX: try to avoid this test. The problem comes from the
2461                fact that is real mode or vm86 mode we only modify the
2462                'base' and 'selector' fields of the segment cache to go
2463                faster. A solution may be to force addseg to one in
2464                translate-i386.c. */
2465             new_hflags |= HF_ADDSEG_MASK;
2466         } else {
2467             new_hflags |= ((env->segs[R_DS].base |
2468                             env->segs[R_ES].base |
2469                             env->segs[R_SS].base) != 0) <<
2470                 HF_ADDSEG_SHIFT;
2471         }
2472         env->hflags = (env->hflags &
2473                        ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2474     }
2475 }
2476 
cpu_x86_load_seg_cache_sipi(X86CPU * cpu,uint8_t sipi_vector)2477 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
2478                                                uint8_t sipi_vector)
2479 {
2480     CPUState *cs = CPU(cpu);
2481     CPUX86State *env = &cpu->env;
2482 
2483     env->eip = 0;
2484     cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
2485                            sipi_vector << 12,
2486                            env->segs[R_CS].limit,
2487                            env->segs[R_CS].flags);
2488     cs->halted = 0;
2489 }
2490 
2491 uint64_t cpu_x86_get_msr_core_thread_count(X86CPU *cpu);
2492 
2493 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
2494                             target_ulong *base, unsigned int *limit,
2495                             unsigned int *flags);
2496 
2497 /* op_helper.c */
2498 /* used for debug or cpu save/restore */
2499 
2500 /* cpu-exec.c */
2501 /*
2502  * The following helpers are only usable in user mode simulation.
2503  * The host pointers should come from lock_user().
2504  */
2505 void cpu_x86_load_seg(CPUX86State *s, X86Seg seg_reg, int selector);
2506 void cpu_x86_fsave(CPUX86State *s, void *host, size_t len);
2507 void cpu_x86_frstor(CPUX86State *s, void *host, size_t len);
2508 void cpu_x86_fxsave(CPUX86State *s, void *host, size_t len);
2509 void cpu_x86_fxrstor(CPUX86State *s, void *host, size_t len);
2510 void cpu_x86_xsave(CPUX86State *s, void *host, size_t len, uint64_t rbfm);
2511 bool cpu_x86_xrstor(CPUX86State *s, void *host, size_t len, uint64_t rbfm);
2512 
2513 /* cpu.c */
2514 void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
2515                               uint32_t vendor2, uint32_t vendor3);
2516 typedef struct PropValue {
2517     const char *prop, *value;
2518 } PropValue;
2519 void x86_cpu_apply_props(X86CPU *cpu, PropValue *props);
2520 
2521 void x86_cpu_after_reset(X86CPU *cpu);
2522 
2523 uint32_t cpu_x86_virtual_addr_width(CPUX86State *env);
2524 
2525 /* cpu.c other functions (cpuid) */
2526 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
2527                    uint32_t *eax, uint32_t *ebx,
2528                    uint32_t *ecx, uint32_t *edx);
2529 void cpu_clear_apic_feature(CPUX86State *env);
2530 void cpu_set_apic_feature(CPUX86State *env);
2531 void host_cpuid(uint32_t function, uint32_t count,
2532                 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
2533 bool cpu_has_x2apic_feature(CPUX86State *env);
2534 bool is_feature_word_cpuid(uint32_t feature, uint32_t index, int reg);
2535 void mark_unavailable_features(X86CPU *cpu, FeatureWord w, uint64_t mask,
2536                                const char *verbose_prefix);
2537 void mark_forced_on_features(X86CPU *cpu, FeatureWord w, uint64_t mask,
2538                              const char *verbose_prefix);
2539 
x86_has_cpuid_0x1f(X86CPU * cpu)2540 static inline bool x86_has_cpuid_0x1f(X86CPU *cpu)
2541 {
2542     return cpu->enable_cpuid_0x1f ||
2543            x86_has_extended_topo(cpu->env.avail_cpu_topo);
2544 }
2545 
2546 /* helper.c */
2547 void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2548 void cpu_sync_avx_hflag(CPUX86State *env);
2549 
2550 #ifndef CONFIG_USER_ONLY
x86_asidx_from_attrs(CPUState * cs,MemTxAttrs attrs)2551 static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
2552 {
2553     return !!attrs.secure;
2554 }
2555 
cpu_addressspace(CPUState * cs,MemTxAttrs attrs)2556 static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs)
2557 {
2558     return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs));
2559 }
2560 
2561 /*
2562  * load efer and update the corresponding hflags. XXX: do consistency
2563  * checks with cpuid bits?
2564  */
2565 void cpu_load_efer(CPUX86State *env, uint64_t val);
2566 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
2567 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
2568 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
2569 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
2570 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
2571 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
2572 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
2573 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
2574 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
2575 #endif
2576 
2577 /* will be suppressed */
2578 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
2579 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
2580 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
2581 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
2582 
2583 /* hw/pc.c */
2584 uint64_t cpu_get_tsc(CPUX86State *env);
2585 
2586 #define CPU_RESOLVING_TYPE TYPE_X86_CPU
2587 
2588 #ifdef TARGET_X86_64
2589 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64")
2590 #else
2591 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32")
2592 #endif
2593 
2594 /* MMU modes definitions */
2595 #define MMU_KSMAP64_IDX    0
2596 #define MMU_KSMAP32_IDX    1
2597 #define MMU_USER64_IDX     2
2598 #define MMU_USER32_IDX     3
2599 #define MMU_KNOSMAP64_IDX  4
2600 #define MMU_KNOSMAP32_IDX  5
2601 #define MMU_PHYS_IDX       6
2602 #define MMU_NESTED_IDX     7
2603 
2604 #ifdef CONFIG_USER_ONLY
2605 #ifdef TARGET_X86_64
2606 #define MMU_USER_IDX MMU_USER64_IDX
2607 #else
2608 #define MMU_USER_IDX MMU_USER32_IDX
2609 #endif
2610 #endif
2611 
is_mmu_index_smap(int mmu_index)2612 static inline bool is_mmu_index_smap(int mmu_index)
2613 {
2614     return (mmu_index & ~1) == MMU_KSMAP64_IDX;
2615 }
2616 
is_mmu_index_user(int mmu_index)2617 static inline bool is_mmu_index_user(int mmu_index)
2618 {
2619     return (mmu_index & ~1) == MMU_USER64_IDX;
2620 }
2621 
is_mmu_index_32(int mmu_index)2622 static inline bool is_mmu_index_32(int mmu_index)
2623 {
2624     assert(mmu_index < MMU_PHYS_IDX);
2625     return mmu_index & 1;
2626 }
2627 
2628 #define CC_DST  (env->cc_dst)
2629 #define CC_SRC  (env->cc_src)
2630 #define CC_SRC2 (env->cc_src2)
2631 #define CC_OP   (env->cc_op)
2632 
2633 #include "svm.h"
2634 
2635 #if !defined(CONFIG_USER_ONLY)
2636 #include "hw/i386/apic.h"
2637 #endif
2638 
2639 void do_cpu_init(X86CPU *cpu);
2640 
2641 #define MCE_INJECT_BROADCAST    1
2642 #define MCE_INJECT_UNCOND_AO    2
2643 
2644 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
2645                         uint64_t status, uint64_t mcg_status, uint64_t addr,
2646                         uint64_t misc, int flags);
2647 
2648 uint32_t cpu_cc_compute_all(CPUX86State *env1);
2649 
cpu_compute_eflags(CPUX86State * env)2650 static inline uint32_t cpu_compute_eflags(CPUX86State *env)
2651 {
2652     uint32_t eflags = env->eflags;
2653     if (tcg_enabled()) {
2654         eflags |= cpu_cc_compute_all(env) | (env->df & DF_MASK);
2655     }
2656     return eflags;
2657 }
2658 
cpu_get_mem_attrs(CPUX86State * env)2659 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
2660 {
2661     return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
2662 }
2663 
x86_get_a20_mask(CPUX86State * env)2664 static inline int32_t x86_get_a20_mask(CPUX86State *env)
2665 {
2666     if (env->hflags & HF_SMM_MASK) {
2667         return -1;
2668     } else {
2669         return env->a20_mask;
2670     }
2671 }
2672 
cpu_has_vmx(CPUX86State * env)2673 static inline bool cpu_has_vmx(CPUX86State *env)
2674 {
2675     return env->features[FEAT_1_ECX] & CPUID_EXT_VMX;
2676 }
2677 
cpu_has_svm(CPUX86State * env)2678 static inline bool cpu_has_svm(CPUX86State *env)
2679 {
2680     return env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM;
2681 }
2682 
2683 /*
2684  * In order for a vCPU to enter VMX operation it must have CR4.VMXE set.
2685  * Since it was set, CR4.VMXE must remain set as long as vCPU is in
2686  * VMX operation. This is because CR4.VMXE is one of the bits set
2687  * in MSR_IA32_VMX_CR4_FIXED1.
2688  *
2689  * There is one exception to above statement when vCPU enters SMM mode.
2690  * When a vCPU enters SMM mode, it temporarily exit VMX operation and
2691  * may also reset CR4.VMXE during execution in SMM mode.
2692  * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation
2693  * and CR4.VMXE is restored to it's original value of being set.
2694  *
2695  * Therefore, when vCPU is not in SMM mode, we can infer whether
2696  * VMX is being used by examining CR4.VMXE. Otherwise, we cannot
2697  * know for certain.
2698  */
cpu_vmx_maybe_enabled(CPUX86State * env)2699 static inline bool cpu_vmx_maybe_enabled(CPUX86State *env)
2700 {
2701     return cpu_has_vmx(env) &&
2702            ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK));
2703 }
2704 
2705 /* excp_helper.c */
2706 int get_pg_mode(CPUX86State *env);
2707 
2708 /* fpu_helper.c */
2709 
2710 /* Set all non-runtime-variable float_status fields to x86 handling */
2711 void cpu_init_fp_statuses(CPUX86State *env);
2712 void update_fp_status(CPUX86State *env);
2713 void update_mxcsr_status(CPUX86State *env);
2714 void update_mxcsr_from_sse_status(CPUX86State *env);
2715 
cpu_set_mxcsr(CPUX86State * env,uint32_t mxcsr)2716 static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr)
2717 {
2718     env->mxcsr = mxcsr;
2719     if (tcg_enabled()) {
2720         update_mxcsr_status(env);
2721     }
2722 }
2723 
cpu_set_fpuc(CPUX86State * env,uint16_t fpuc)2724 static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc)
2725 {
2726      env->fpuc = fpuc;
2727      if (tcg_enabled()) {
2728         update_fp_status(env);
2729      }
2730 }
2731 
2732 /* svm_helper.c */
2733 #ifdef CONFIG_USER_ONLY
2734 static inline void
cpu_svm_check_intercept_param(CPUX86State * env1,uint32_t type,uint64_t param,uintptr_t retaddr)2735 cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
2736                               uint64_t param, uintptr_t retaddr)
2737 { /* no-op */ }
2738 static inline bool
cpu_svm_has_intercept(CPUX86State * env,uint32_t type)2739 cpu_svm_has_intercept(CPUX86State *env, uint32_t type)
2740 { return false; }
2741 #else
2742 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
2743                                    uint64_t param, uintptr_t retaddr);
2744 bool cpu_svm_has_intercept(CPUX86State *env, uint32_t type);
2745 #endif
2746 
2747 /* apic.c */
2748 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
2749 void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
2750                                    TPRAccess access);
2751 
2752 /* Special values for X86CPUVersion: */
2753 
2754 /* Resolve to latest CPU version */
2755 #define CPU_VERSION_LATEST -1
2756 
2757 /*
2758  * Resolve to version defined by current machine type.
2759  * See x86_cpu_set_default_version()
2760  */
2761 #define CPU_VERSION_AUTO   -2
2762 
2763 /* Don't resolve to any versioned CPU models, like old QEMU versions */
2764 #define CPU_VERSION_LEGACY  0
2765 
2766 typedef int X86CPUVersion;
2767 
2768 /*
2769  * Set default CPU model version for CPU models having
2770  * version == CPU_VERSION_AUTO.
2771  */
2772 void x86_cpu_set_default_version(X86CPUVersion version);
2773 
2774 #ifndef CONFIG_USER_ONLY
2775 
2776 void do_cpu_sipi(X86CPU *cpu);
2777 
2778 #define APIC_DEFAULT_ADDRESS 0xfee00000
2779 #define APIC_SPACE_SIZE      0x100000
2780 
2781 /* cpu-dump.c */
2782 void x86_cpu_dump_local_apic_state(CPUState *cs, int flags);
2783 
2784 #endif
2785 
2786 /* cpu.c */
2787 bool cpu_is_bsp(X86CPU *cpu);
2788 
2789 void x86_cpu_xrstor_all_areas(X86CPU *cpu, const void *buf, uint32_t buflen);
2790 void x86_cpu_xsave_all_areas(X86CPU *cpu, void *buf, uint32_t buflen);
2791 uint32_t xsave_area_size(uint64_t mask, bool compacted);
2792 void x86_update_hflags(CPUX86State* env);
2793 
hyperv_feat_enabled(X86CPU * cpu,int feat)2794 static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat)
2795 {
2796     return !!(cpu->hyperv_features & BIT(feat));
2797 }
2798 
cr4_reserved_bits(CPUX86State * env)2799 static inline uint64_t cr4_reserved_bits(CPUX86State *env)
2800 {
2801     uint64_t reserved_bits = CR4_RESERVED_MASK;
2802     if (!env->features[FEAT_XSAVE]) {
2803         reserved_bits |= CR4_OSXSAVE_MASK;
2804     }
2805     if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMEP)) {
2806         reserved_bits |= CR4_SMEP_MASK;
2807     }
2808     if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMAP)) {
2809         reserved_bits |= CR4_SMAP_MASK;
2810     }
2811     if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE)) {
2812         reserved_bits |= CR4_FSGSBASE_MASK;
2813     }
2814     if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKU)) {
2815         reserved_bits |= CR4_PKE_MASK;
2816     }
2817     if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_LA57)) {
2818         reserved_bits |= CR4_LA57_MASK;
2819     }
2820     if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_UMIP)) {
2821         reserved_bits |= CR4_UMIP_MASK;
2822     }
2823     if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKS)) {
2824         reserved_bits |= CR4_PKS_MASK;
2825     }
2826     if (!(env->features[FEAT_7_1_EAX] & CPUID_7_1_EAX_LAM)) {
2827         reserved_bits |= CR4_LAM_SUP_MASK;
2828     }
2829     if (!(env->features[FEAT_7_1_EAX] & CPUID_7_1_EAX_FRED)) {
2830         reserved_bits |= CR4_FRED_MASK;
2831     }
2832     return reserved_bits;
2833 }
2834 
ctl_has_irq(CPUX86State * env)2835 static inline bool ctl_has_irq(CPUX86State *env)
2836 {
2837     uint32_t int_prio;
2838     uint32_t tpr;
2839 
2840     int_prio = (env->int_ctl & V_INTR_PRIO_MASK) >> V_INTR_PRIO_SHIFT;
2841     tpr = env->int_ctl & V_TPR_MASK;
2842 
2843     if (env->int_ctl & V_IGN_TPR_MASK) {
2844         return (env->int_ctl & V_IRQ_MASK);
2845     }
2846 
2847     return (env->int_ctl & V_IRQ_MASK) && (int_prio >= tpr);
2848 }
2849 
2850 #if defined(TARGET_X86_64) && \
2851     defined(CONFIG_USER_ONLY) && \
2852     defined(CONFIG_LINUX)
2853 # define TARGET_VSYSCALL_PAGE  (UINT64_C(-10) << 20)
2854 #endif
2855 
2856 /* majority(NOT a, b, c) = (a ^ b) ? b : c */
2857 #define MAJ_INV1(a, b, c)  ((((a) ^ (b)) & ((b) ^ (c))) ^ (c))
2858 
2859 /*
2860  * ADD_COUT_VEC(x, y) = majority((x + y) ^ x ^ y, x, y)
2861  *
2862  * If two corresponding bits in x and y are the same, that's the carry
2863  * independent of the value (x+y)^x^y.  Hence x^y can be replaced with
2864  * 1 in (x+y)^x^y, resulting in majority(NOT (x+y), x, y)
2865  */
2866 #define ADD_COUT_VEC(op1, op2, result) \
2867    MAJ_INV1(result, op1, op2)
2868 
2869 /*
2870  * SUB_COUT_VEC(x, y) = NOT majority(x, NOT y, (x - y) ^ x ^ NOT y)
2871  *                    = majority(NOT x, y, (x - y) ^ x ^ y)
2872  *
2873  * Note that the carry out is actually a borrow, i.e. it is inverted.
2874  * If two corresponding bits in x and y are different, the value of the
2875  * bit in (x-y)^x^y likewise does not matter.  Hence, x^y can be replaced
2876  * with 0 in (x-y)^x^y, resulting in majority(NOT x, y, x-y)
2877  */
2878 #define SUB_COUT_VEC(op1, op2, result) \
2879    MAJ_INV1(op1, op2, result)
2880 
2881 #endif /* I386_CPU_H */
2882