Lines Matching refs:tmp1
411 TCGv_i32 tmp1 = tcg_temp_new_i32(); in gen_smul_dual() local
413 tcg_gen_ext16s_i32(tmp1, a); in gen_smul_dual()
415 tcg_gen_mul_i32(tmp1, tmp1, tmp2); in gen_smul_dual()
419 tcg_gen_mov_i32(a, tmp1); in gen_smul_dual()
533 TCGv_i32 tmp1 = tcg_temp_new_i32(); \
535 tcg_gen_andi_i32(tmp1, t1, 0x1f); \
536 tcg_gen_##name##_i32(tmpd, t0, tmp1); \
537 tcg_gen_andi_i32(tmp1, t1, 0xe0); \
538 tcg_gen_movcond_i32(TCG_COND_NE, dest, tmp1, zero, zero, tmpd); \
546 TCGv_i32 tmp1 = tcg_temp_new_i32(); in GEN_SHIFT() local
548 tcg_gen_andi_i32(tmp1, t1, 0xff); in GEN_SHIFT()
549 tcg_gen_umin_i32(tmp1, tmp1, tcg_constant_i32(31)); in GEN_SHIFT()
550 tcg_gen_sar_i32(dest, t0, tmp1); in GEN_SHIFT()
3699 TCGv_i32 tmp1, tmp2; in op_s_rrr_shi() local
3703 tmp1 = load_reg(s, a->rn); in op_s_rrr_shi()
3705 gen(tmp1, tmp1, tmp2); in op_s_rrr_shi()
3708 gen_logic_CC(tmp1); in op_s_rrr_shi()
3710 return store_reg_kind(s, a->rd, tmp1, kind); in op_s_rrr_shi()
3739 TCGv_i32 tmp1, tmp2; in op_s_rrr_shr() local
3741 tmp1 = load_reg(s, a->rs); in op_s_rrr_shr()
3743 gen_arm_shift_reg(tmp2, a->shty, tmp1, logic_cc); in op_s_rrr_shr()
3744 tmp1 = load_reg(s, a->rn); in op_s_rrr_shr()
3746 gen(tmp1, tmp1, tmp2); in op_s_rrr_shr()
3749 gen_logic_CC(tmp1); in op_s_rrr_shr()
3751 return store_reg_kind(s, a->rd, tmp1, kind); in op_s_rrr_shr()
3758 TCGv_i32 tmp1, tmp2; in op_s_rxr_shr() local
3760 tmp1 = load_reg(s, a->rs); in op_s_rxr_shr()
3762 gen_arm_shift_reg(tmp2, a->shty, tmp1, logic_cc); in op_s_rxr_shr()
3785 TCGv_i32 tmp1; in op_s_rri_rot() local
3792 tmp1 = load_reg(s, a->rn); in op_s_rri_rot()
3794 gen(tmp1, tmp1, tcg_constant_i32(imm)); in op_s_rri_rot()
3797 gen_logic_CC(tmp1); in op_s_rri_rot()
3799 return store_reg_kind(s, a->rd, tmp1, kind); in op_s_rri_rot()