Lines Matching refs:alchemy_rdsys
131 t = alchemy_rdsys(AU1000_SYS_CPUPLL) & 0x7f; in alchemy_clk_cpu_recalc()
191 return (alchemy_rdsys(a->reg) & 0xff) * parent_rate; in alchemy_clk_aux_recalc()
279 unsigned long v = (alchemy_rdsys(AU1000_SYS_POWERCTRL) & 3) + 2; in alchemy_clk_setup_sysbus()
501 v = alchemy_rdsys(c->reg); in alchemy_clk_fgv1_en()
512 unsigned long v = alchemy_rdsys(c->reg) >> (c->shift + 1); in alchemy_clk_fgv1_isen()
523 v = alchemy_rdsys(c->reg); in alchemy_clk_fgv1_dis()
535 v = alchemy_rdsys(c->reg); in alchemy_clk_fgv1_setp()
550 return (alchemy_rdsys(c->reg) >> c->shift) & 1; in alchemy_clk_fgv1_getp()
564 v = alchemy_rdsys(c->reg); in alchemy_clk_fgv1_setr()
577 unsigned long v = alchemy_rdsys(c->reg) >> (c->shift + 2); in alchemy_clk_fgv1_recalc()
603 unsigned long v = alchemy_rdsys(c->reg); in __alchemy_clk_fgv2_en()
628 return ((alchemy_rdsys(c->reg) >> c->shift) & 3) != 0; in alchemy_clk_fgv2_isen()
637 v = alchemy_rdsys(c->reg); in alchemy_clk_fgv2_dis()
684 v = alchemy_rdsys(c->reg) & (1 << 30); /* test "scale" bit */ in alchemy_clk_fgv2_setr()
689 v = alchemy_rdsys(c->reg); in alchemy_clk_fgv2_setr()
705 v = alchemy_rdsys(c->reg); in alchemy_clk_fgv2_recalc()
719 if (alchemy_rdsys(c->reg) & (1 << 30)) { in alchemy_clk_fgv2_detr()
800 v = alchemy_rdsys(a->reg); in alchemy_clk_init_fgens()
826 unsigned long v = alchemy_rdsys(c->reg); in alchemy_clk_csrc_isen()
833 unsigned long v = alchemy_rdsys(c->reg); in __alchemy_clk_csrc_en()
860 v = alchemy_rdsys(c->reg); in alchemy_clk_csrc_dis()
892 unsigned long v = (alchemy_rdsys(c->reg) >> c->shift) & 3; in alchemy_clk_csrc_recalc()
921 v = alchemy_rdsys(c->reg); in alchemy_clk_csrc_setr()
1018 v = alchemy_rdsys(a->reg); in alchemy_clk_setup_imux()