Lines Matching +full:0 +full:x40066000
33 #clock-cells = <0>;
39 #clock-cells = <0>;
46 offset = <0x0>;
47 mask = <0x1000>;
66 reg = <0x40000000 0x00070000>;
71 reg = <0x40001000 0x800>;
76 reg = <0x40001800 0x400>;
85 reg = <0x40018000 0x2000>,
86 <0x40024000 0x1000>,
87 <0x40025000 0x1000>;
100 reg = <0x40020000 0x4000>;
110 reg = <0x40027000 0x1000>;
114 dmas = <&edma0 0 2>, <&edma0 0 3>;
121 reg = <0x40028000 0x1000>;
125 dmas = <&edma0 0 4>, <&edma0 0 5>;
132 reg = <0x40029000 0x1000>;
136 dmas = <&edma0 0 6>, <&edma0 0 7>;
143 reg = <0x4002a000 0x1000>;
147 dmas = <&edma0 0 8>, <&edma0 0 9>;
154 #size-cells = <0>;
156 reg = <0x4002c000 0x1000>;
168 #size-cells = <0>;
170 reg = <0x4002d000 0x1000>;
182 reg = <0x4002f000 0x1000>;
186 <&clks 0>, <&clks 0>;
189 dmas = <&edma0 0 16>, <&edma0 0 17>;
195 reg = <0x40030000 0x1000>;
199 <&clks 0>, <&clks 0>;
202 dmas = <&edma0 0 18>, <&edma0 0 19>;
208 reg = <0x40031000 0x1000>;
212 <&clks 0>, <&clks 0>;
215 dmas = <&edma0 0 20>, <&edma0 0 21>;
221 reg = <0x40032000 0x1000>;
225 <&clks 0>, <&clks 0>;
234 reg = <0x40037000 0x1000>;
243 reg = <0x40038000 0x1000>;
256 reg = <0x40039000 0x1000>;
268 reg = <0x4003b000 0x1000>;
280 reg = <0x4003d000 0x1000>;
288 reg = <0x4003e000 0x1000>;
296 #size-cells = <0>;
298 reg = <0x40044000 0x1000>, <0x20000000 0x10000000>;
309 reg = <0x40048000 0x1000>;
314 reg = <0x40049000 0x1000 0x400ff000 0x40>;
320 gpio-ranges = <&iomuxc 0 0 32>;
326 reg = <0x4004a000 0x1000 0x400ff040 0x40>;
332 gpio-ranges = <&iomuxc 0 32 32>;
338 reg = <0x4004b000 0x1000 0x400ff080 0x40>;
344 gpio-ranges = <&iomuxc 0 64 32>;
350 reg = <0x4004c000 0x1000 0x400ff0c0 0x40>;
356 gpio-ranges = <&iomuxc 0 96 32>;
362 reg = <0x4004d000 0x1000 0x400ff100 0x40>;
368 gpio-ranges = <&iomuxc 0 128 7>;
374 reg = <0x40050000 0x400>;
379 reg = <0x40050800 0x400>;
388 reg = <0x40050c00 0x400>;
397 reg = <0x40058000 0x1200>;
408 #size-cells = <0>;
410 reg = <0x40066000 0x1000>;
414 dmas = <&edma0 0 50>,
415 <&edma0 0 51>;
422 #size-cells = <0>;
424 reg = <0x40067000 0x1000>;
428 dmas = <&edma0 0 52>, <&edma0 0 53>;
435 reg = <0x4006b000 0x1000>;
443 reg = <0x40034000 0x800>;
447 fsl,usbmisc = <&usbmisc0 0>;
455 reg = <0x40034800 0x200>;
462 reg = <0x4006e000 0x1000>;
471 reg = <0x40080000 0x0007f000>;
477 reg = <0x40098000 0x2000>,
478 <0x400a1000 0x1000>,
479 <0x400a2000 0x1000>;
492 reg = <0x400a5000 0x1000>;
497 compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
498 reg = <0x400a7000 0x2000>;
501 compatible = "fsl,sec-v4.0-mon-rtc-lp";
503 offset = <0x34>;
512 reg = <0x400a9000 0x1000>;
521 reg = <0x400aa000 0x1000>;
530 #size-cells = <0>;
532 reg = <0x400ac000 0x1000>;
537 dmas = <&edma1 0 11>, <&edma1 0 10>;
544 #size-cells = <0>;
546 reg = <0x400ad000 0x1000>;
551 dmas = <&edma1 0 13>, <&edma1 0 12>;
558 reg = <0x400bb000 0x1000>;
570 reg = <0x400b1000 0x1000>;
581 reg = <0x400b2000 0x1000>;
592 reg = <0x400b4000 0x800>;
596 fsl,usbmisc = <&usbmisc1 0>;
604 reg = <0x400b4800 0x200>;
611 reg = <0x400b8000 0x1000>, <0x400b9000 0x1000>;
624 #size-cells = <0>;
626 reg = <0x400c4000 0x1000>, <0x50000000 0x10000000>;
637 reg = <0x400cc000 1000>;
646 reg = <0x400cd000 1000>;
655 reg = <0x400d0000 0x1000>;
666 reg = <0x400d1000 0x1000>;
677 reg = <0x400d4000 0x4000>;
687 #size-cells = <0>;
689 reg = <0x400e0000 0x4000>;
698 #size-cells = <0>;
700 reg = <0x400e6000 0x1000>;
712 #size-cells = <0>;
714 reg = <0x400e7000 0x1000>;
724 compatible = "fsl,sec-v4.0";
727 reg = <0x400f0000 0x9000>;
728 ranges = <0 0x400f0000 0x9000>;
733 compatible = "fsl,sec-v4.0-job-ring";
734 reg = <0x1000 0x1000>;
739 compatible = "fsl,sec-v4.0-job-ring";
740 reg = <0x2000 0x1000>;