Lines Matching +full:stm32 +full:- +full:hwspinlock
1 // SPDX-License-Identifier: GPL-2.0
5 * Author: Maxime Coquelin <mcoquelin.stm32@gmail.com>
11 #include <linux/hwspinlock.h>
28 #include <linux/pinctrl/pinconf-generic.h>
35 #include "../pinctrl-utils.h"
36 #include "pinctrl-stm32.h"
116 struct hwspinlock *hwlock;
149 return function - 1; in stm32_gpio_get_alt()
160 bank->pin_backup[offset] &= ~BIT(STM32_GPIO_BKP_VAL); in stm32_gpio_backup_value()
161 bank->pin_backup[offset] |= value << STM32_GPIO_BKP_VAL; in stm32_gpio_backup_value()
167 bank->pin_backup[offset] &= ~(STM32_GPIO_BKP_MODE_MASK | in stm32_gpio_backup_mode()
169 bank->pin_backup[offset] |= mode << STM32_GPIO_BKP_MODE_SHIFT; in stm32_gpio_backup_mode()
170 bank->pin_backup[offset] |= alt << STM32_GPIO_BKP_ALT_SHIFT; in stm32_gpio_backup_mode()
176 bank->pin_backup[offset] &= ~BIT(STM32_GPIO_BKP_TYPE); in stm32_gpio_backup_driving()
177 bank->pin_backup[offset] |= drive << STM32_GPIO_BKP_TYPE; in stm32_gpio_backup_driving()
183 bank->pin_backup[offset] &= ~STM32_GPIO_BKP_SPEED_MASK; in stm32_gpio_backup_speed()
184 bank->pin_backup[offset] |= speed << STM32_GPIO_BKP_SPEED_SHIFT; in stm32_gpio_backup_speed()
190 bank->pin_backup[offset] &= ~STM32_GPIO_BKP_PUPD_MASK; in stm32_gpio_backup_bias()
191 bank->pin_backup[offset] |= bias << STM32_GPIO_BKP_PUPD_SHIFT; in stm32_gpio_backup_bias()
204 writel_relaxed(BIT(offset), bank->base + STM32_GPIO_BSRR); in __stm32_gpio_set()
210 struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent); in stm32_gpio_request()
212 int pin = offset + (bank->bank_nr * STM32_GPIO_PINS_PER_BANK); in stm32_gpio_request()
214 range = pinctrl_find_gpio_range_from_pin_nolock(pctl->pctl_dev, pin); in stm32_gpio_request()
216 dev_err(pctl->dev, "pin %d not in range.\n", pin); in stm32_gpio_request()
217 return -EINVAL; in stm32_gpio_request()
227 return !!(readl_relaxed(bank->base + STM32_GPIO_IDR) & BIT(offset)); in stm32_gpio_get()
253 fwspec.fwnode = bank->fwnode; in stm32_gpio_to_irq()
274 ret = -EINVAL; in stm32_gpio_get_direction()
284 struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent); in stm32_gpio_init_valid_mask()
291 if (bank->secure_control) { in stm32_gpio_init_valid_mask()
293 sec = readl_relaxed(bank->base + STM32_GPIO_SECCFGR); in stm32_gpio_init_valid_mask()
298 dev_dbg(pctl->dev, "No access to gpio %d - %d\n", bank->bank_nr, i); in stm32_gpio_init_valid_mask()
321 struct stm32_gpio_bank *bank = d->domain->host_data; in stm32_gpio_irq_trigger()
325 if (!(bank->irq_type[d->hwirq] & IRQ_TYPE_LEVEL_MASK)) in stm32_gpio_irq_trigger()
329 level = stm32_gpio_get(&bank->gpio_chip, d->hwirq); in stm32_gpio_irq_trigger()
330 if ((level == 0 && bank->irq_type[d->hwirq] == IRQ_TYPE_LEVEL_LOW) || in stm32_gpio_irq_trigger()
331 (level == 1 && bank->irq_type[d->hwirq] == IRQ_TYPE_LEVEL_HIGH)) in stm32_gpio_irq_trigger()
343 struct stm32_gpio_bank *bank = d->domain->host_data; in stm32_gpio_set_type()
359 return -EINVAL; in stm32_gpio_set_type()
362 bank->irq_type[d->hwirq] = type; in stm32_gpio_set_type()
369 struct stm32_gpio_bank *bank = irq_data->domain->host_data; in stm32_gpio_irq_request_resources()
370 struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent); in stm32_gpio_irq_request_resources()
373 ret = pinctrl_gpio_direction_input(&bank->gpio_chip, irq_data->hwirq); in stm32_gpio_irq_request_resources()
377 ret = gpiochip_lock_as_irq(&bank->gpio_chip, irq_data->hwirq); in stm32_gpio_irq_request_resources()
379 dev_err(pctl->dev, "unable to lock HW IRQ %lu for IRQ\n", in stm32_gpio_irq_request_resources()
380 irq_data->hwirq); in stm32_gpio_irq_request_resources()
389 struct stm32_gpio_bank *bank = irq_data->domain->host_data; in stm32_gpio_irq_release_resources()
391 gpiochip_unlock_as_irq(&bank->gpio_chip, irq_data->hwirq); in stm32_gpio_irq_release_resources()
417 if ((fwspec->param_count != 2) || in stm32_gpio_domain_translate()
418 (fwspec->param[0] >= STM32_GPIO_IRQ_LINE)) in stm32_gpio_domain_translate()
419 return -EINVAL; in stm32_gpio_domain_translate()
421 *hwirq = fwspec->param[0]; in stm32_gpio_domain_translate()
422 *type = fwspec->param[1]; in stm32_gpio_domain_translate()
429 struct stm32_gpio_bank *bank = d->host_data; in stm32_gpio_domain_activate()
430 struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent); in stm32_gpio_domain_activate()
433 if (pctl->hwlock) { in stm32_gpio_domain_activate()
434 ret = hwspin_lock_timeout_in_atomic(pctl->hwlock, in stm32_gpio_domain_activate()
437 dev_err(pctl->dev, "Can't get hwspinlock\n"); in stm32_gpio_domain_activate()
442 regmap_field_write(pctl->irqmux[irq_data->hwirq], bank->bank_ioport_nr); in stm32_gpio_domain_activate()
444 if (pctl->hwlock) in stm32_gpio_domain_activate()
445 hwspin_unlock_in_atomic(pctl->hwlock); in stm32_gpio_domain_activate()
454 struct stm32_gpio_bank *bank = d->host_data; in stm32_gpio_domain_alloc()
457 struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent); in stm32_gpio_domain_alloc()
458 irq_hw_number_t hwirq = fwspec->param[0]; in stm32_gpio_domain_alloc()
466 spin_lock_irqsave(&pctl->irqmux_lock, flags); in stm32_gpio_domain_alloc()
468 if (pctl->irqmux_map & BIT(hwirq)) { in stm32_gpio_domain_alloc()
469 dev_err(pctl->dev, "irq line %ld already requested.\n", hwirq); in stm32_gpio_domain_alloc()
470 ret = -EBUSY; in stm32_gpio_domain_alloc()
472 pctl->irqmux_map |= BIT(hwirq); in stm32_gpio_domain_alloc()
475 spin_unlock_irqrestore(&pctl->irqmux_lock, flags); in stm32_gpio_domain_alloc()
479 parent_fwspec.fwnode = d->parent->fwnode; in stm32_gpio_domain_alloc()
481 parent_fwspec.param[0] = fwspec->param[0]; in stm32_gpio_domain_alloc()
482 parent_fwspec.param[1] = fwspec->param[1]; in stm32_gpio_domain_alloc()
493 struct stm32_gpio_bank *bank = d->host_data; in stm32_gpio_domain_free()
494 struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent); in stm32_gpio_domain_free()
496 unsigned long flags, hwirq = irq_data->hwirq; in stm32_gpio_domain_free()
500 spin_lock_irqsave(&pctl->irqmux_lock, flags); in stm32_gpio_domain_free()
501 pctl->irqmux_map &= ~BIT(hwirq); in stm32_gpio_domain_free()
502 spin_unlock_irqrestore(&pctl->irqmux_lock, flags); in stm32_gpio_domain_free()
518 for (i = 0; i < pctl->ngroups; i++) { in stm32_pctrl_find_group_by_pin()
519 struct stm32_pinctrl_group *grp = pctl->groups + i; in stm32_pctrl_find_group_by_pin()
521 if (grp->pin == pin) in stm32_pctrl_find_group_by_pin()
533 for (i = 0; i < pctl->npins; i++) { in stm32_pctrl_is_function_valid()
534 const struct stm32_desc_pin *pin = pctl->pins + i; in stm32_pctrl_is_function_valid()
535 const struct stm32_desc_function *func = pin->functions; in stm32_pctrl_is_function_valid()
537 if (pin->pin.number != pin_num) in stm32_pctrl_is_function_valid()
541 if (func->num == fnum) in stm32_pctrl_is_function_valid()
549 dev_err(pctl->dev, "invalid function %d on pin %d .\n", fnum, pin_num); in stm32_pctrl_is_function_valid()
560 return -ENOSPC; in stm32_pctrl_dt_node_to_map_func()
563 (*map)[*num_maps].data.mux.group = grp->name; in stm32_pctrl_dt_node_to_map_func()
566 return -EINVAL; in stm32_pctrl_dt_node_to_map_func()
594 dev_err(pctl->dev, "missing pins property in node %pOFn .\n", in stm32_pctrl_dt_subnode_to_map()
596 return -EINVAL; in stm32_pctrl_dt_subnode_to_map()
607 num_pins = pins->length / sizeof(u32); in stm32_pctrl_dt_subnode_to_map()
616 err = -EINVAL; in stm32_pctrl_dt_subnode_to_map()
637 err = -EINVAL; in stm32_pctrl_dt_subnode_to_map()
643 dev_err(pctl->dev, "unable to match pin %d to group\n", in stm32_pctrl_dt_subnode_to_map()
645 err = -EINVAL; in stm32_pctrl_dt_subnode_to_map()
656 reserved_maps, num_maps, grp->name, in stm32_pctrl_dt_subnode_to_map()
698 return pctl->ngroups; in stm32_pctrl_get_groups_count()
706 return pctl->groups[group].name; in stm32_pctrl_get_group_name()
716 *pins = (unsigned *)&pctl->groups[group].pin; in stm32_pctrl_get_group_pins()
751 *groups = pctl->grp_names; in stm32_pmx_get_func_groups()
752 *num_groups = pctl->ngroups; in stm32_pmx_get_func_groups()
760 struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent); in stm32_pmx_set_mode()
767 spin_lock_irqsave(&bank->lock, flags); in stm32_pmx_set_mode()
769 if (pctl->hwlock) { in stm32_pmx_set_mode()
770 err = hwspin_lock_timeout_in_atomic(pctl->hwlock, in stm32_pmx_set_mode()
773 dev_err(pctl->dev, "Can't get hwspinlock\n"); in stm32_pmx_set_mode()
778 val = readl_relaxed(bank->base + alt_offset); in stm32_pmx_set_mode()
781 writel_relaxed(val, bank->base + alt_offset); in stm32_pmx_set_mode()
783 val = readl_relaxed(bank->base + STM32_GPIO_MODER); in stm32_pmx_set_mode()
786 writel_relaxed(val, bank->base + STM32_GPIO_MODER); in stm32_pmx_set_mode()
788 if (pctl->hwlock) in stm32_pmx_set_mode()
789 hwspin_unlock_in_atomic(pctl->hwlock); in stm32_pmx_set_mode()
794 spin_unlock_irqrestore(&bank->lock, flags); in stm32_pmx_set_mode()
807 spin_lock_irqsave(&bank->lock, flags); in stm32_pmx_get_mode()
809 val = readl_relaxed(bank->base + alt_offset); in stm32_pmx_get_mode()
813 val = readl_relaxed(bank->base + STM32_GPIO_MODER); in stm32_pmx_get_mode()
817 spin_unlock_irqrestore(&bank->lock, flags); in stm32_pmx_get_mode()
826 struct stm32_pinctrl_group *g = pctl->groups + group; in stm32_pmx_set_mux()
832 ret = stm32_pctrl_is_function_valid(pctl, g->pin, function); in stm32_pmx_set_mux()
834 return -EINVAL; in stm32_pmx_set_mux()
836 range = pinctrl_find_gpio_range_from_pin(pctldev, g->pin); in stm32_pmx_set_mux()
838 dev_err(pctl->dev, "No gpio range defined.\n"); in stm32_pmx_set_mux()
839 return -EINVAL; in stm32_pmx_set_mux()
842 bank = gpiochip_get_data(range->gc); in stm32_pmx_set_mux()
843 pin = stm32_gpio_pin(g->pin); in stm32_pmx_set_mux()
855 struct stm32_gpio_bank *bank = gpiochip_get_data(range->gc); in stm32_pmx_gpio_set_direction()
868 dev_err(pctl->dev, "No gpio range defined.\n"); in stm32_pmx_request()
869 return -EINVAL; in stm32_pmx_request()
872 if (!gpiochip_line_is_valid(range->gc, stm32_gpio_pin(gpio))) { in stm32_pmx_request()
873 dev_warn(pctl->dev, "Can't access gpio %d\n", gpio); in stm32_pmx_request()
874 return -EACCES; in stm32_pmx_request()
895 struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent); in stm32_pconf_set_driving()
900 spin_lock_irqsave(&bank->lock, flags); in stm32_pconf_set_driving()
902 if (pctl->hwlock) { in stm32_pconf_set_driving()
903 err = hwspin_lock_timeout_in_atomic(pctl->hwlock, in stm32_pconf_set_driving()
906 dev_err(pctl->dev, "Can't get hwspinlock\n"); in stm32_pconf_set_driving()
911 val = readl_relaxed(bank->base + STM32_GPIO_TYPER); in stm32_pconf_set_driving()
914 writel_relaxed(val, bank->base + STM32_GPIO_TYPER); in stm32_pconf_set_driving()
916 if (pctl->hwlock) in stm32_pconf_set_driving()
917 hwspin_unlock_in_atomic(pctl->hwlock); in stm32_pconf_set_driving()
922 spin_unlock_irqrestore(&bank->lock, flags); in stm32_pconf_set_driving()
933 spin_lock_irqsave(&bank->lock, flags); in stm32_pconf_get_driving()
935 val = readl_relaxed(bank->base + STM32_GPIO_TYPER); in stm32_pconf_get_driving()
938 spin_unlock_irqrestore(&bank->lock, flags); in stm32_pconf_get_driving()
946 struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent); in stm32_pconf_set_speed()
951 spin_lock_irqsave(&bank->lock, flags); in stm32_pconf_set_speed()
953 if (pctl->hwlock) { in stm32_pconf_set_speed()
954 err = hwspin_lock_timeout_in_atomic(pctl->hwlock, in stm32_pconf_set_speed()
957 dev_err(pctl->dev, "Can't get hwspinlock\n"); in stm32_pconf_set_speed()
962 val = readl_relaxed(bank->base + STM32_GPIO_SPEEDR); in stm32_pconf_set_speed()
965 writel_relaxed(val, bank->base + STM32_GPIO_SPEEDR); in stm32_pconf_set_speed()
967 if (pctl->hwlock) in stm32_pconf_set_speed()
968 hwspin_unlock_in_atomic(pctl->hwlock); in stm32_pconf_set_speed()
973 spin_unlock_irqrestore(&bank->lock, flags); in stm32_pconf_set_speed()
984 spin_lock_irqsave(&bank->lock, flags); in stm32_pconf_get_speed()
986 val = readl_relaxed(bank->base + STM32_GPIO_SPEEDR); in stm32_pconf_get_speed()
989 spin_unlock_irqrestore(&bank->lock, flags); in stm32_pconf_get_speed()
997 struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent); in stm32_pconf_set_bias()
1002 spin_lock_irqsave(&bank->lock, flags); in stm32_pconf_set_bias()
1004 if (pctl->hwlock) { in stm32_pconf_set_bias()
1005 err = hwspin_lock_timeout_in_atomic(pctl->hwlock, in stm32_pconf_set_bias()
1008 dev_err(pctl->dev, "Can't get hwspinlock\n"); in stm32_pconf_set_bias()
1013 val = readl_relaxed(bank->base + STM32_GPIO_PUPDR); in stm32_pconf_set_bias()
1016 writel_relaxed(val, bank->base + STM32_GPIO_PUPDR); in stm32_pconf_set_bias()
1018 if (pctl->hwlock) in stm32_pconf_set_bias()
1019 hwspin_unlock_in_atomic(pctl->hwlock); in stm32_pconf_set_bias()
1024 spin_unlock_irqrestore(&bank->lock, flags); in stm32_pconf_set_bias()
1035 spin_lock_irqsave(&bank->lock, flags); in stm32_pconf_get_bias()
1037 val = readl_relaxed(bank->base + STM32_GPIO_PUPDR); in stm32_pconf_get_bias()
1040 spin_unlock_irqrestore(&bank->lock, flags); in stm32_pconf_get_bias()
1051 spin_lock_irqsave(&bank->lock, flags); in stm32_pconf_get()
1054 val = !!(readl_relaxed(bank->base + STM32_GPIO_IDR) & in stm32_pconf_get()
1057 val = !!(readl_relaxed(bank->base + STM32_GPIO_ODR) & in stm32_pconf_get()
1060 spin_unlock_irqrestore(&bank->lock, flags); in stm32_pconf_get()
1076 dev_err(pctl->dev, "No gpio range defined.\n"); in stm32_pconf_parse_conf()
1077 return -EINVAL; in stm32_pconf_parse_conf()
1080 bank = gpiochip_get_data(range->gc); in stm32_pconf_parse_conf()
1083 if (!gpiochip_line_is_valid(range->gc, offset)) { in stm32_pconf_parse_conf()
1084 dev_warn(pctl->dev, "Can't access gpio %d\n", pin); in stm32_pconf_parse_conf()
1085 return -EACCES; in stm32_pconf_parse_conf()
1112 ret = -ENOTSUPP; in stm32_pconf_parse_conf()
1124 *config = pctl->groups[group].config; in stm32_pconf_group_get()
1133 struct stm32_pinctrl_group *g = &pctl->groups[group]; in stm32_pconf_group_set()
1137 mutex_lock(&pctldev->mutex); in stm32_pconf_group_set()
1138 ret = stm32_pconf_parse_conf(pctldev, g->pin, in stm32_pconf_group_set()
1141 mutex_unlock(&pctldev->mutex); in stm32_pconf_group_set()
1145 g->config = configs[i]; in stm32_pconf_group_set()
1171 struct stm32_desc_pin *pins = pctl->pins; in stm32_pconf_get_pin_desc_by_pin_number()
1174 for (i = 0; i < pctl->npins; i++) { in stm32_pconf_get_pin_desc_by_pin_number()
1175 if (pins->pin.number == pin_number) in stm32_pconf_get_pin_desc_by_pin_number()
1204 bank = gpiochip_get_data(range->gc); in stm32_pconf_dbg_show()
1207 if (!gpiochip_line_is_valid(range->gc, offset)) { in stm32_pconf_dbg_show()
1221 seq_printf(s, "- %s - %s", in stm32_pconf_dbg_show()
1231 seq_printf(s, "- %s - %s - %s - %s %s", in stm32_pconf_dbg_show()
1246 seq_printf(s, "%d (%s) - %s - %s - %s %s", alt, in stm32_pconf_dbg_show()
1247 pin_desc->functions[alt + 1].name, in stm32_pconf_dbg_show()
1270 unsigned int stm32_pin_nb = bank->bank_nr * STM32_GPIO_PINS_PER_BANK + offset; in stm32_pctrl_get_desc_pin_from_gpio()
1275 if (stm32_pin_nb < pctl->npins) { in stm32_pctrl_get_desc_pin_from_gpio()
1276 pin_desc = pctl->pins + stm32_pin_nb; in stm32_pctrl_get_desc_pin_from_gpio()
1277 if (pin_desc->pin.number == stm32_pin_nb) in stm32_pctrl_get_desc_pin_from_gpio()
1282 for (i = 0; i < pctl->npins; i++) { in stm32_pctrl_get_desc_pin_from_gpio()
1283 pin_desc = pctl->pins + i; in stm32_pctrl_get_desc_pin_from_gpio()
1284 if (pin_desc->pin.number == stm32_pin_nb) in stm32_pctrl_get_desc_pin_from_gpio()
1292 struct stm32_gpio_bank *bank = &pctl->banks[pctl->nbanks]; in stm32_gpiolib_register_bank()
1294 struct pinctrl_gpio_range *range = &bank->range; in stm32_gpiolib_register_bank()
1296 struct device *dev = pctl->dev; in stm32_gpiolib_register_bank()
1303 if (!IS_ERR(bank->rstc)) in stm32_gpiolib_register_bank()
1304 reset_control_deassert(bank->rstc); in stm32_gpiolib_register_bank()
1307 return -ENODEV; in stm32_gpiolib_register_bank()
1309 bank->base = devm_ioremap_resource(dev, &res); in stm32_gpiolib_register_bank()
1310 if (IS_ERR(bank->base)) in stm32_gpiolib_register_bank()
1311 return PTR_ERR(bank->base); in stm32_gpiolib_register_bank()
1313 err = clk_prepare_enable(bank->clk); in stm32_gpiolib_register_bank()
1319 bank->gpio_chip = stm32_gpio_template; in stm32_gpiolib_register_bank()
1321 fwnode_property_read_string(fwnode, "st,bank-name", &bank->gpio_chip.label); in stm32_gpiolib_register_bank()
1323 if (!fwnode_property_get_reference_args(fwnode, "gpio-ranges", NULL, 3, i, &args)) { in stm32_gpiolib_register_bank()
1325 bank->gpio_chip.base = args.args[1]; in stm32_gpiolib_register_bank()
1329 while (!fwnode_property_get_reference_args(fwnode, "gpio-ranges", NULL, 3, ++i, &args)) in stm32_gpiolib_register_bank()
1332 bank_nr = pctl->nbanks; in stm32_gpiolib_register_bank()
1333 bank->gpio_chip.base = bank_nr * STM32_GPIO_PINS_PER_BANK; in stm32_gpiolib_register_bank()
1334 range->name = bank->gpio_chip.label; in stm32_gpiolib_register_bank()
1335 range->id = bank_nr; in stm32_gpiolib_register_bank()
1336 range->pin_base = range->id * STM32_GPIO_PINS_PER_BANK; in stm32_gpiolib_register_bank()
1337 range->base = range->id * STM32_GPIO_PINS_PER_BANK; in stm32_gpiolib_register_bank()
1338 range->npins = npins; in stm32_gpiolib_register_bank()
1339 range->gc = &bank->gpio_chip; in stm32_gpiolib_register_bank()
1340 pinctrl_add_gpio_range(pctl->pctl_dev, in stm32_gpiolib_register_bank()
1341 &pctl->banks[bank_nr].range); in stm32_gpiolib_register_bank()
1344 if (fwnode_property_read_u32(fwnode, "st,bank-ioport", &bank_ioport_nr)) in stm32_gpiolib_register_bank()
1347 bank->gpio_chip.base = -1; in stm32_gpiolib_register_bank()
1349 bank->gpio_chip.ngpio = npins; in stm32_gpiolib_register_bank()
1350 bank->gpio_chip.fwnode = fwnode; in stm32_gpiolib_register_bank()
1351 bank->gpio_chip.parent = dev; in stm32_gpiolib_register_bank()
1352 bank->bank_nr = bank_nr; in stm32_gpiolib_register_bank()
1353 bank->bank_ioport_nr = bank_ioport_nr; in stm32_gpiolib_register_bank()
1354 bank->secure_control = pctl->match_data->secure_control; in stm32_gpiolib_register_bank()
1355 spin_lock_init(&bank->lock); in stm32_gpiolib_register_bank()
1357 if (pctl->domain) { in stm32_gpiolib_register_bank()
1359 bank->fwnode = fwnode; in stm32_gpiolib_register_bank()
1361 bank->domain = irq_domain_create_hierarchy(pctl->domain, 0, STM32_GPIO_IRQ_LINE, in stm32_gpiolib_register_bank()
1362 bank->fwnode, &stm32_gpio_domain_ops, in stm32_gpiolib_register_bank()
1365 if (!bank->domain) { in stm32_gpiolib_register_bank()
1366 err = -ENODEV; in stm32_gpiolib_register_bank()
1373 err = -ENOMEM; in stm32_gpiolib_register_bank()
1379 if (stm32_pin && stm32_pin->pin.name) in stm32_gpiolib_register_bank()
1380 names[i] = devm_kasprintf(dev, GFP_KERNEL, "%s", stm32_pin->pin.name); in stm32_gpiolib_register_bank()
1385 bank->gpio_chip.names = (const char * const *)names; in stm32_gpiolib_register_bank()
1387 err = gpiochip_add_data(&bank->gpio_chip, bank); in stm32_gpiolib_register_bank()
1393 dev_info(dev, "%s bank added\n", bank->gpio_chip.label); in stm32_gpiolib_register_bank()
1397 clk_disable_unprepare(bank->clk); in stm32_gpiolib_register_bank()
1403 struct device_node *np = pdev->dev.of_node; in stm32_pctrl_get_irq_domain()
1407 if (!of_property_present(np, "interrupt-parent")) in stm32_pctrl_get_irq_domain()
1412 return ERR_PTR(-ENXIO); in stm32_pctrl_get_irq_domain()
1418 return ERR_PTR(-EPROBE_DEFER); in stm32_pctrl_get_irq_domain()
1426 struct device_node *np = pdev->dev.of_node; in stm32_pctrl_dt_setup_irq()
1427 struct device *dev = &pdev->dev; in stm32_pctrl_dt_setup_irq()
1432 pctl->regmap = syscon_regmap_lookup_by_phandle(np, "st,syscfg"); in stm32_pctrl_dt_setup_irq()
1433 if (IS_ERR(pctl->regmap)) in stm32_pctrl_dt_setup_irq()
1434 return PTR_ERR(pctl->regmap); in stm32_pctrl_dt_setup_irq()
1436 rm = pctl->regmap; in stm32_pctrl_dt_setup_irq()
1453 mux.msb = mux.lsb + mask_width - 1; in stm32_pctrl_dt_setup_irq()
1458 pctl->irqmux[i] = devm_regmap_field_alloc(dev, rm, mux); in stm32_pctrl_dt_setup_irq()
1459 if (IS_ERR(pctl->irqmux[i])) in stm32_pctrl_dt_setup_irq()
1460 return PTR_ERR(pctl->irqmux[i]); in stm32_pctrl_dt_setup_irq()
1471 pctl->ngroups = pctl->npins; in stm32_pctrl_build_state()
1474 pctl->groups = devm_kcalloc(&pdev->dev, pctl->ngroups, in stm32_pctrl_build_state()
1475 sizeof(*pctl->groups), GFP_KERNEL); in stm32_pctrl_build_state()
1476 if (!pctl->groups) in stm32_pctrl_build_state()
1477 return -ENOMEM; in stm32_pctrl_build_state()
1480 pctl->grp_names = devm_kcalloc(&pdev->dev, pctl->ngroups, in stm32_pctrl_build_state()
1481 sizeof(*pctl->grp_names), GFP_KERNEL); in stm32_pctrl_build_state()
1482 if (!pctl->grp_names) in stm32_pctrl_build_state()
1483 return -ENOMEM; in stm32_pctrl_build_state()
1485 for (i = 0; i < pctl->npins; i++) { in stm32_pctrl_build_state()
1486 const struct stm32_desc_pin *pin = pctl->pins + i; in stm32_pctrl_build_state()
1487 struct stm32_pinctrl_group *group = pctl->groups + i; in stm32_pctrl_build_state()
1489 group->name = pin->pin.name; in stm32_pctrl_build_state()
1490 group->pin = pin->pin.number; in stm32_pctrl_build_state()
1491 pctl->grp_names[i] = pin->pin.name; in stm32_pctrl_build_state()
1503 for (i = 0; i < pctl->match_data->npins; i++) { in stm32_pctrl_create_pins_tab()
1504 p = pctl->match_data->pins + i; in stm32_pctrl_create_pins_tab()
1505 if (pctl->pkg && !(pctl->pkg & p->pkg)) in stm32_pctrl_create_pins_tab()
1507 pins->pin = p->pin; in stm32_pctrl_create_pins_tab()
1508 memcpy((struct stm32_desc_pin *)pins->functions, p->functions, in stm32_pctrl_create_pins_tab()
1514 pctl->npins = nb_pins_available; in stm32_pctrl_create_pins_tab()
1523 struct device *dev = &pdev->dev; in stm32_pctl_probe()
1531 return -EINVAL; in stm32_pctl_probe()
1535 return -ENOMEM; in stm32_pctl_probe()
1540 pctl->domain = stm32_pctrl_get_irq_domain(pdev); in stm32_pctl_probe()
1541 if (IS_ERR(pctl->domain)) in stm32_pctl_probe()
1542 return PTR_ERR(pctl->domain); in stm32_pctl_probe()
1543 if (!pctl->domain) in stm32_pctl_probe()
1546 /* hwspinlock is optional */ in stm32_pctl_probe()
1547 hwlock_id = of_hwspin_lock_get_id(pdev->dev.of_node, 0); in stm32_pctl_probe()
1549 if (hwlock_id == -EPROBE_DEFER) in stm32_pctl_probe()
1552 pctl->hwlock = hwspin_lock_request_specific(hwlock_id); in stm32_pctl_probe()
1555 spin_lock_init(&pctl->irqmux_lock); in stm32_pctl_probe()
1557 pctl->dev = dev; in stm32_pctl_probe()
1558 pctl->match_data = match_data; in stm32_pctl_probe()
1561 if (!device_property_read_u32(dev, "st,package", &pctl->pkg)) in stm32_pctl_probe()
1562 dev_dbg(pctl->dev, "package detected: %x\n", pctl->pkg); in stm32_pctl_probe()
1564 pctl->pins = devm_kcalloc(pctl->dev, pctl->match_data->npins, in stm32_pctl_probe()
1565 sizeof(*pctl->pins), GFP_KERNEL); in stm32_pctl_probe()
1566 if (!pctl->pins) in stm32_pctl_probe()
1567 return -ENOMEM; in stm32_pctl_probe()
1569 ret = stm32_pctrl_create_pins_tab(pctl, pctl->pins); in stm32_pctl_probe()
1576 return -EINVAL; in stm32_pctl_probe()
1579 if (pctl->domain) { in stm32_pctl_probe()
1585 pins = devm_kcalloc(&pdev->dev, pctl->npins, sizeof(*pins), in stm32_pctl_probe()
1588 return -ENOMEM; in stm32_pctl_probe()
1590 for (i = 0; i < pctl->npins; i++) in stm32_pctl_probe()
1591 pins[i] = pctl->pins[i].pin; in stm32_pctl_probe()
1593 pctl->pctl_desc.name = dev_name(&pdev->dev); in stm32_pctl_probe()
1594 pctl->pctl_desc.owner = THIS_MODULE; in stm32_pctl_probe()
1595 pctl->pctl_desc.pins = pins; in stm32_pctl_probe()
1596 pctl->pctl_desc.npins = pctl->npins; in stm32_pctl_probe()
1597 pctl->pctl_desc.link_consumers = true; in stm32_pctl_probe()
1598 pctl->pctl_desc.confops = &stm32_pconf_ops; in stm32_pctl_probe()
1599 pctl->pctl_desc.pctlops = &stm32_pctrl_ops; in stm32_pctl_probe()
1600 pctl->pctl_desc.pmxops = &stm32_pmx_ops; in stm32_pctl_probe()
1601 pctl->dev = &pdev->dev; in stm32_pctl_probe()
1603 pctl->pctl_dev = devm_pinctrl_register(&pdev->dev, &pctl->pctl_desc, in stm32_pctl_probe()
1606 if (IS_ERR(pctl->pctl_dev)) { in stm32_pctl_probe()
1607 dev_err(&pdev->dev, "Failed pinctrl registration\n"); in stm32_pctl_probe()
1608 return PTR_ERR(pctl->pctl_dev); in stm32_pctl_probe()
1614 return -EINVAL; in stm32_pctl_probe()
1616 pctl->banks = devm_kcalloc(dev, banks, sizeof(*pctl->banks), in stm32_pctl_probe()
1618 if (!pctl->banks) in stm32_pctl_probe()
1619 return -ENOMEM; in stm32_pctl_probe()
1623 struct stm32_gpio_bank *bank = &pctl->banks[i]; in stm32_pctl_probe()
1626 bank->rstc = of_reset_control_get_exclusive(np, NULL); in stm32_pctl_probe()
1627 if (PTR_ERR(bank->rstc) == -EPROBE_DEFER) { in stm32_pctl_probe()
1629 return -EPROBE_DEFER; in stm32_pctl_probe()
1632 bank->clk = of_clk_get_by_name(np, NULL); in stm32_pctl_probe()
1633 if (IS_ERR(bank->clk)) { in stm32_pctl_probe()
1635 return dev_err_probe(dev, PTR_ERR(bank->clk), in stm32_pctl_probe()
1646 for (i = 0; i < pctl->nbanks; i++) in stm32_pctl_probe()
1647 clk_disable_unprepare(pctl->banks[i].clk); in stm32_pctl_probe()
1652 pctl->nbanks++; in stm32_pctl_probe()
1655 dev_info(dev, "Pinctrl STM32 initialized\n"); in stm32_pctl_probe()
1663 const struct pin_desc *desc = pin_desc_get(pctl->pctl_dev, pin); in stm32_pinctrl_restore_gpio_regs()
1670 range = pinctrl_find_gpio_range_from_pin(pctl->pctl_dev, pin); in stm32_pinctrl_restore_gpio_regs()
1674 if (!gpiochip_line_is_valid(range->gc, offset)) in stm32_pinctrl_restore_gpio_regs()
1677 pin_is_irq = gpiochip_line_is_irq(range->gc, offset); in stm32_pinctrl_restore_gpio_regs()
1679 if (!desc || (!pin_is_irq && !desc->gpio_owner)) in stm32_pinctrl_restore_gpio_regs()
1682 bank = gpiochip_get_data(range->gc); in stm32_pinctrl_restore_gpio_regs()
1684 alt = bank->pin_backup[offset] & STM32_GPIO_BKP_ALT_MASK; in stm32_pinctrl_restore_gpio_regs()
1686 mode = bank->pin_backup[offset] & STM32_GPIO_BKP_MODE_MASK; in stm32_pinctrl_restore_gpio_regs()
1694 val = bank->pin_backup[offset] & BIT(STM32_GPIO_BKP_VAL); in stm32_pinctrl_restore_gpio_regs()
1699 val = bank->pin_backup[offset] & BIT(STM32_GPIO_BKP_TYPE); in stm32_pinctrl_restore_gpio_regs()
1705 val = bank->pin_backup[offset] & STM32_GPIO_BKP_SPEED_MASK; in stm32_pinctrl_restore_gpio_regs()
1711 val = bank->pin_backup[offset] & STM32_GPIO_BKP_PUPD_MASK; in stm32_pinctrl_restore_gpio_regs()
1718 regmap_field_write(pctl->irqmux[offset], bank->bank_ioport_nr); in stm32_pinctrl_restore_gpio_regs()
1728 for (i = 0; i < pctl->nbanks; i++) in stm32_pinctrl_suspend()
1729 clk_disable(pctl->banks[i].clk); in stm32_pinctrl_suspend()
1737 struct stm32_pinctrl_group *g = pctl->groups; in stm32_pinctrl_resume()
1740 for (i = 0; i < pctl->nbanks; i++) in stm32_pinctrl_resume()
1741 clk_enable(pctl->banks[i].clk); in stm32_pinctrl_resume()
1743 for (i = 0; i < pctl->ngroups; i++, g++) in stm32_pinctrl_resume()
1744 stm32_pinctrl_restore_gpio_regs(pctl, g->pin); in stm32_pinctrl_resume()