Lines Matching +full:125 +full:mhz

67 	u8  bw; /* channel width 6, 7 or 8 in MHz */
286 dprintk("STV0367 SetCLKgen for 58MHz IC and 27Mhz crystal\n"); in stv0367_pll_setup()
296 /* set internal freq to 53.125MHz */ in stv0367_pll_setup()
307 dprintk("FE_STV0367TER_SetCLKgen for 27Mhz\n"); in stv0367_pll_setup()
800 wd = stv0367ter_duration(mode, 125, 500, 250); in stv0367ter_lock_algo()
853 wd = stv0367ter_duration(mode, 125, 500, 250); in stv0367ter_lock_algo()
1082 /*set IIR filter once for 6,7 or 8MHz BW*/ in stv0367ter_algo()
1446 snru32 += 125 * stv0367_readbits(state, F367TER_CHCSNR); in stv0367ter_snr_readreg()
1686 .frequency_min_hz = 47 * MHz,
1687 .frequency_max_hz = 862 * MHz,
2007 u32_tmp /= 125 ; /* 125 = 1000/2^3 */ in stv0367cab_set_srate()
2023 u32_tmp /= 125 ; /* 125 = 1000/2**3 */ in stv0367cab_set_srate()
2038 u32_tmp /= 125 ; /* 125 = 1000/2**3 */ in stv0367cab_set_srate()
2053 u32_tmp /= 125 ; /* 125 = 1000/2**3 */ in stv0367cab_set_srate()
2109 regsym *= 125 ; /* 125 = 1000/2**3 */ in stv0367cab_GetSymbolRate()
2116 regsym *= 125 ; /* 125 = 1000/2**3*/ in stv0367cab_GetSymbolRate()
2123 regsym *= 125 ; /* 125 = 1000/2**3 */ in stv0367cab_GetSymbolRate()
2130 regsym *= 125 ; /* 125 = 1000/2**3 */ in stv0367cab_GetSymbolRate()
2855 .frequency_min_hz = 47 * MHz,
2856 .frequency_max_hz = 862 * MHz,
2947 /* IC runs at 54 MHz with a 27 MHz crystal */ in stv0367ddb_setup_ter()
2978 /* IC runs at 58 MHz with a 27 MHz crystal */ in stv0367ddb_setup_cab()
3201 stv0367_writereg(state, R367TER_TSSPEED, 0x40); /* Fixed at 54 MHz */ in stv0367ddb_init()
3221 /* IC runs at 58 MHz with a 27 MHz crystal */ in stv0367ddb_init()
3261 .frequency_min_hz = 47 * MHz,
3262 .frequency_max_hz = 865 * MHz,