Lines Matching full:i915

32 static void __vlv_punit_get(struct drm_i915_private *i915)  in __vlv_punit_get()  argument
46 if (IS_VALLEYVIEW(i915)) { in __vlv_punit_get()
47 cpu_latency_qos_update_request(&i915->sb_qos, 0); in __vlv_punit_get()
52 static void __vlv_punit_put(struct drm_i915_private *i915) in __vlv_punit_put() argument
54 if (IS_VALLEYVIEW(i915)) in __vlv_punit_put()
55 cpu_latency_qos_update_request(&i915->sb_qos, in __vlv_punit_put()
61 void vlv_iosf_sb_get(struct drm_i915_private *i915, unsigned long ports) in vlv_iosf_sb_get() argument
64 __vlv_punit_get(i915); in vlv_iosf_sb_get()
66 mutex_lock(&i915->sb_lock); in vlv_iosf_sb_get()
69 void vlv_iosf_sb_put(struct drm_i915_private *i915, unsigned long ports) in vlv_iosf_sb_put() argument
71 mutex_unlock(&i915->sb_lock); in vlv_iosf_sb_put()
74 __vlv_punit_put(i915); in vlv_iosf_sb_put()
77 static int vlv_sideband_rw(struct drm_i915_private *i915, in vlv_sideband_rw() argument
81 struct intel_uncore *uncore = &i915->uncore; in vlv_sideband_rw()
85 lockdep_assert_held(&i915->sb_lock); in vlv_sideband_rw()
93 drm_dbg(&i915->drm, "IOSF sideband idle wait (%s) timed out\n", in vlv_sideband_rw()
117 drm_dbg(&i915->drm, "IOSF sideband finish wait (%s) timed out\n", in vlv_sideband_rw()
127 u32 vlv_punit_read(struct drm_i915_private *i915, u32 addr) in vlv_punit_read() argument
131 vlv_sideband_rw(i915, PCI_DEVFN(0, 0), IOSF_PORT_PUNIT, in vlv_punit_read()
137 int vlv_punit_write(struct drm_i915_private *i915, u32 addr, u32 val) in vlv_punit_write() argument
139 return vlv_sideband_rw(i915, PCI_DEVFN(0, 0), IOSF_PORT_PUNIT, in vlv_punit_write()
143 u32 vlv_bunit_read(struct drm_i915_private *i915, u32 reg) in vlv_bunit_read() argument
147 vlv_sideband_rw(i915, PCI_DEVFN(0, 0), IOSF_PORT_BUNIT, in vlv_bunit_read()
153 void vlv_bunit_write(struct drm_i915_private *i915, u32 reg, u32 val) in vlv_bunit_write() argument
155 vlv_sideband_rw(i915, PCI_DEVFN(0, 0), IOSF_PORT_BUNIT, in vlv_bunit_write()
159 u32 vlv_nc_read(struct drm_i915_private *i915, u8 addr) in vlv_nc_read() argument
163 vlv_sideband_rw(i915, PCI_DEVFN(0, 0), IOSF_PORT_NC, in vlv_nc_read()
169 u32 vlv_cck_read(struct drm_i915_private *i915, u32 reg) in vlv_cck_read() argument
173 vlv_sideband_rw(i915, PCI_DEVFN(0, 0), IOSF_PORT_CCK, in vlv_cck_read()
179 void vlv_cck_write(struct drm_i915_private *i915, u32 reg, u32 val) in vlv_cck_write() argument
181 vlv_sideband_rw(i915, PCI_DEVFN(0, 0), IOSF_PORT_CCK, in vlv_cck_write()
185 u32 vlv_ccu_read(struct drm_i915_private *i915, u32 reg) in vlv_ccu_read() argument
189 vlv_sideband_rw(i915, PCI_DEVFN(0, 0), IOSF_PORT_CCU, in vlv_ccu_read()
195 void vlv_ccu_write(struct drm_i915_private *i915, u32 reg, u32 val) in vlv_ccu_write() argument
197 vlv_sideband_rw(i915, PCI_DEVFN(0, 0), IOSF_PORT_CCU, in vlv_ccu_write()
201 static u32 vlv_dpio_phy_iosf_port(struct drm_i915_private *i915, enum dpio_phy phy) in vlv_dpio_phy_iosf_port() argument
207 if (IS_CHERRYVIEW(i915)) in vlv_dpio_phy_iosf_port()
213 u32 vlv_dpio_read(struct drm_i915_private *i915, enum dpio_phy phy, int reg) in vlv_dpio_read() argument
215 u32 port = vlv_dpio_phy_iosf_port(i915, phy); in vlv_dpio_read()
218 vlv_sideband_rw(i915, DPIO_DEVFN, port, SB_MRD_NP, reg, &val); in vlv_dpio_read()
224 drm_WARN(&i915->drm, val == 0xffffffff, in vlv_dpio_read()
231 void vlv_dpio_write(struct drm_i915_private *i915, in vlv_dpio_write() argument
234 u32 port = vlv_dpio_phy_iosf_port(i915, phy); in vlv_dpio_write()
236 vlv_sideband_rw(i915, DPIO_DEVFN, port, SB_MWR_NP, reg, &val); in vlv_dpio_write()
239 u32 vlv_flisdsi_read(struct drm_i915_private *i915, u32 reg) in vlv_flisdsi_read() argument
243 vlv_sideband_rw(i915, DPIO_DEVFN, IOSF_PORT_FLISDSI, SB_CRRDDA_NP, in vlv_flisdsi_read()
248 void vlv_flisdsi_write(struct drm_i915_private *i915, u32 reg, u32 val) in vlv_flisdsi_write() argument
250 vlv_sideband_rw(i915, DPIO_DEVFN, IOSF_PORT_FLISDSI, SB_CRWRDA_NP, in vlv_flisdsi_write()