Lines Matching full:well

42 	 * Synchronize the well's hw state to match the current sw state, for
50 * Enable the well and resources that depend on it (for example
51 * interrupts located on the well). Called after the 0->1 refcount
57 * Disable the well and resources that depend on it. Called after
87 * the first power well and hope the WARN gets reported so we can fix in lookup_power_well()
91 "Power well %d not defined for this platform\n", in lookup_power_well()
131 "Use count on power well %s is already zero", in intel_power_well_put()
180 * Starting with Haswell, we have a "Power Down Well" that can be turned off
181 * when not needed anymore. We have 4 registers that can request the power well
280 drm_dbg_kms(&dev_priv->drm, "%s power well enable timeout\n", in hsw_wait_for_power_well_enable()
315 * - a KVMR request on any power well via the KVMR request register in hsw_wait_for_power_well_disable()
360 * before enabling the power well and PW1/PG1's own fuse in hsw_power_well_enable()
579 * We should only use the power well if we explicitly asked the hardware to
620 "Power well 2 on.\n"); in assert_can_enable_dc9()
1101 "timeout setting power well state %08x (%08x)\n", in vlv_set_power_well()
1317 * reset (ie. the power well has been disabled at in assert_chv_phy_status()
1515 * reset (ie. the power well has been disabled at in assert_chv_phy_powergate()
1689 "timeout setting power well state %08x (%08x)\n", in chv_set_pipe_power_well()
1850 drm_dbg_kms(&dev_priv->drm, "pica power well enable timeout\n"); in xe2lpd_pica_power_well_enable()
1852 drm_WARN(&dev_priv->drm, 1, "Power well PICA timeout when enabled"); in xe2lpd_pica_power_well_enable()
1863 drm_dbg_kms(&dev_priv->drm, "pica power well disable timeout\n"); in xe2lpd_pica_power_well_disable()
1865 drm_WARN(&dev_priv->drm, 1, "Power well PICA timeout when disabled"); in xe2lpd_pica_power_well_disable()