Lines Matching +full:c +full:- +full:define +full:- +full:name

1 // SPDX-License-Identifier: GPL-2.0
5 * Copyright (C) 2014 Ulrich Hecht
8 #include <linux/clk-provider.h>
23 #define CPG_CKSCR 0xc0
24 #define CPG_FRQCRA 0x00
25 #define CPG_FRQCRB 0x04
26 #define CPG_FRQCRC 0xe0
27 #define CPG_PLL0CR 0xd8
28 #define CPG_PLL1CR 0x28
29 #define CPG_PLL2CR 0x2c
30 #define CPG_PLL2HCR 0xe4
31 #define CPG_PLL2SCR 0xf4
33 #define CLK_ENABLE_ON_INIT BIT(0)
36 const char *name; member
61 void __iomem *base, const char *name) in r8a73a4_cpg_register_clock() argument
70 if (!strcmp(name, "main")) { in r8a73a4_cpg_register_clock()
89 } else if (!strcmp(name, "pll0")) { in r8a73a4_cpg_register_clock()
101 } else if (!strcmp(name, "pll1")) { in r8a73a4_cpg_register_clock()
109 } else if (!strncmp(name, "pll2", 4)) { in r8a73a4_cpg_register_clock()
112 switch (name[4]) { in r8a73a4_cpg_register_clock()
123 return ERR_PTR(-EINVAL); in r8a73a4_cpg_register_clock()
147 name); in r8a73a4_cpg_register_clock()
148 return ERR_PTR(-EINVAL); in r8a73a4_cpg_register_clock()
152 } else if (!strcmp(name, "z") || !strcmp(name, "z2")) { in r8a73a4_cpg_register_clock()
156 if (name[1] == '2') { in r8a73a4_cpg_register_clock()
161 mult = 0x20 - ((readl(base + CPG_FRQCRC) >> shift) & 0x1f); in r8a73a4_cpg_register_clock()
163 struct div4_clk *c; in r8a73a4_cpg_register_clock() local
165 for (c = div4_clks; c->name; c++) { in r8a73a4_cpg_register_clock()
166 if (!strcmp(name, c->name)) in r8a73a4_cpg_register_clock()
169 if (!c->name) in r8a73a4_cpg_register_clock()
170 return ERR_PTR(-EINVAL); in r8a73a4_cpg_register_clock()
174 reg = c->reg; in r8a73a4_cpg_register_clock()
175 shift = c->shift; in r8a73a4_cpg_register_clock()
179 return clk_register_fixed_factor(NULL, name, parent_name, 0, in r8a73a4_cpg_register_clock()
182 return clk_register_divider_table(NULL, name, parent_name, 0, in r8a73a4_cpg_register_clock()
184 table, &cpg->lock); in r8a73a4_cpg_register_clock()
196 num_clks = of_property_count_strings(np, "clock-output-names"); in r8a73a4_cpg_clocks_init()
211 spin_lock_init(&cpg->lock); in r8a73a4_cpg_clocks_init()
213 cpg->data.clks = clks; in r8a73a4_cpg_clocks_init()
214 cpg->data.clk_num = num_clks; in r8a73a4_cpg_clocks_init()
221 const char *name; in r8a73a4_cpg_clocks_init() local
224 of_property_read_string_index(np, "clock-output-names", i, in r8a73a4_cpg_clocks_init()
225 &name); in r8a73a4_cpg_clocks_init()
227 clk = r8a73a4_cpg_register_clock(np, cpg, base, name); in r8a73a4_cpg_clocks_init()
230 __func__, np, name, PTR_ERR(clk)); in r8a73a4_cpg_clocks_init()
232 cpg->data.clks[i] = clk; in r8a73a4_cpg_clocks_init()
235 of_clk_add_provider(np, of_clk_src_onecell_get, &cpg->data); in r8a73a4_cpg_clocks_init()
237 CLK_OF_DECLARE(r8a73a4_cpg_clks, "renesas,r8a73a4-cpg-clocks",