Lines Matching +full:1 +full:- +full:9 +full:a +full:- +full:d
1 // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
3 * Copyright (C) STMicroelectronics 2017 - All Rights Reserved
6 #include <dt-bindings/pinctrl/stm32-pinfunc.h>
9 /omit-if-no-ref/
10 adc1_ain_pins_a: adc1-ain-0 {
13 <STM32_PINMUX('B', 1, ANALOG)>, /* ADC1_INP5 */
17 <STM32_PINMUX('A', 3, ANALOG)>; /* ADC1_INP15 */
21 /omit-if-no-ref/
22 adc1_in6_pins_a: adc1-in6-0 {
28 /omit-if-no-ref/
29 adc12_ain_pins_a: adc12-ain-0 {
38 /omit-if-no-ref/
39 adc12_ain_pins_b: adc12-ain-1 {
46 /omit-if-no-ref/
47 adc12_usb_cc_pins_a: adc12-usb-cc-pins-0 {
49 pinmux = <STM32_PINMUX('A', 4, ANALOG)>, /* ADC12 in18 */
50 <STM32_PINMUX('A', 5, ANALOG)>; /* ADC12 in19 */
54 /omit-if-no-ref/
55 cec_pins_a: cec-0 {
57 pinmux = <STM32_PINMUX('A', 15, AF4)>;
58 bias-disable;
59 drive-open-drain;
60 slew-rate = <0>;
64 /omit-if-no-ref/
65 cec_sleep_pins_a: cec-sleep-0 {
67 pinmux = <STM32_PINMUX('A', 15, ANALOG)>; /* HDMI_CEC */
71 /omit-if-no-ref/
72 cec_pins_b: cec-1 {
75 bias-disable;
76 drive-open-drain;
77 slew-rate = <0>;
81 /omit-if-no-ref/
82 cec_sleep_pins_b: cec-sleep-1 {
88 /omit-if-no-ref/
89 dac_ch1_pins_a: dac-ch1-0 {
91 pinmux = <STM32_PINMUX('A', 4, ANALOG)>;
95 /omit-if-no-ref/
96 dac_ch2_pins_a: dac-ch2-0 {
98 pinmux = <STM32_PINMUX('A', 5, ANALOG)>;
102 /omit-if-no-ref/
103 dcmi_pins_a: dcmi-0 {
107 <STM32_PINMUX('A', 6, AF13)>,/* DCMI_PIXCLK */
108 <STM32_PINMUX('H', 9, AF13)>,/* DCMI_D0 */
116 <STM32_PINMUX('I', 1, AF13)>,/* DCMI_D8 */
120 bias-disable;
124 /omit-if-no-ref/
125 dcmi_sleep_pins_a: dcmi-sleep-0 {
129 <STM32_PINMUX('A', 6, ANALOG)>,/* DCMI_PIXCLK */
130 <STM32_PINMUX('H', 9, ANALOG)>,/* DCMI_D0 */
138 <STM32_PINMUX('I', 1, ANALOG)>,/* DCMI_D8 */
145 /omit-if-no-ref/
146 dcmi_pins_b: dcmi-1 {
148 pinmux = <STM32_PINMUX('A', 4, AF13)>,/* DCMI_HSYNC */
150 <STM32_PINMUX('A', 6, AF13)>,/* DCMI_PIXCLK */
154 <STM32_PINMUX('E', 1, AF13)>,/* DCMI_D3 */
156 <STM32_PINMUX('D', 3, AF13)>,/* DCMI_D5 */
158 <STM32_PINMUX('B', 9, AF13)>;/* DCMI_D7 */
159 bias-disable;
163 /omit-if-no-ref/
164 dcmi_sleep_pins_b: dcmi-sleep-1 {
166 pinmux = <STM32_PINMUX('A', 4, ANALOG)>,/* DCMI_HSYNC */
168 <STM32_PINMUX('A', 6, ANALOG)>,/* DCMI_PIXCLK */
172 <STM32_PINMUX('E', 1, ANALOG)>,/* DCMI_D3 */
174 <STM32_PINMUX('D', 3, ANALOG)>,/* DCMI_D5 */
176 <STM32_PINMUX('B', 9, ANALOG)>;/* DCMI_D7 */
180 /omit-if-no-ref/
181 dcmi_pins_c: dcmi-2 {
183 pinmux = <STM32_PINMUX('A', 4, AF13)>,/* DCMI_HSYNC */
185 <STM32_PINMUX('A', 6, AF13)>,/* DCMI_PIXCLK */
186 <STM32_PINMUX('A', 9, AF13)>,/* DCMI_D0 */
189 <STM32_PINMUX('E', 1, AF13)>,/* DCMI_D3 */
194 <STM32_PINMUX('I', 1, AF13)>,/* DCMI_D8 */
196 bias-pull-up;
200 /omit-if-no-ref/
201 dcmi_sleep_pins_c: dcmi-sleep-2 {
203 pinmux = <STM32_PINMUX('A', 4, ANALOG)>,/* DCMI_HSYNC */
205 <STM32_PINMUX('A', 6, ANALOG)>,/* DCMI_PIXCLK */
206 <STM32_PINMUX('A', 9, ANALOG)>,/* DCMI_D0 */
209 <STM32_PINMUX('E', 1, ANALOG)>,/* DCMI_D3 */
214 <STM32_PINMUX('I', 1, ANALOG)>,/* DCMI_D8 */
219 /omit-if-no-ref/
220 ethernet0_rgmii_pins_a: rgmii-0 {
229 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
230 bias-disable;
231 drive-push-pull;
232 slew-rate = <2>;
235 pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
236 bias-disable;
237 drive-push-pull;
238 slew-rate = <0>;
244 <STM32_PINMUX('B', 1, AF11)>, /* ETH_RGMII_RXD3 */
245 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
246 <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
247 bias-disable;
251 /omit-if-no-ref/
252 ethernet0_rgmii_sleep_pins_a: rgmii-sleep-0 {
261 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
262 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
266 <STM32_PINMUX('B', 1, ANALOG)>, /* ETH_RGMII_RXD3 */
267 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
268 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
272 /omit-if-no-ref/
273 ethernet0_rgmii_pins_b: rgmii-1 {
282 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
283 bias-disable;
284 drive-push-pull;
285 slew-rate = <2>;
288 pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
289 bias-disable;
290 drive-push-pull;
291 slew-rate = <0>;
298 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
299 <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
300 bias-disable;
304 /omit-if-no-ref/
305 ethernet0_rgmii_sleep_pins_b: rgmii-sleep-1 {
314 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
315 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
320 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
321 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
325 /omit-if-no-ref/
326 ethernet0_rgmii_pins_c: rgmii-2 {
335 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
336 bias-disable;
337 drive-push-pull;
338 slew-rate = <2>;
341 pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
342 bias-disable;
343 drive-push-pull;
344 slew-rate = <0>;
350 <STM32_PINMUX('B', 1, AF11)>, /* ETH_RGMII_RXD3 */
351 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
352 <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
353 bias-disable;
357 /omit-if-no-ref/
358 ethernet0_rgmii_sleep_pins_c: rgmii-sleep-2 {
367 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
368 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
372 <STM32_PINMUX('B', 1, ANALOG)>, /* ETH_RGMII_RXD3 */
373 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
374 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
378 /omit-if-no-ref/
379 ethernet0_rgmii_pins_d: rgmii-3 {
387 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
388 bias-disable;
389 drive-push-pull;
390 slew-rate = <2>;
393 pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
394 bias-disable;
395 drive-push-pull;
396 slew-rate = <0>;
402 <STM32_PINMUX('B', 1, AF11)>, /* ETH_RGMII_RXD3 */
403 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
404 <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
405 bias-disable;
409 /omit-if-no-ref/
410 ethernet0_rgmii_sleep_pins_d: rgmii-sleep-3 {
419 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
420 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
424 <STM32_PINMUX('B', 1, ANALOG)>, /* ETH_RGMII_RXD3 */
425 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
426 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
430 /omit-if-no-ref/
431 ethernet0_rgmii_pins_e: rgmii-4 {
439 bias-disable;
440 drive-push-pull;
441 slew-rate = <2>;
448 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
449 <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
450 bias-disable;
454 /omit-if-no-ref/
455 ethernet0_rgmii_sleep_pins_e: rgmii-sleep-4 {
467 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
468 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
472 /omit-if-no-ref/
473 ethernet0_rmii_pins_a: rmii-0 {
478 <STM32_PINMUX('A', 1, AF0)>, /* ETH1_RMII_REF_CLK */
479 <STM32_PINMUX('A', 2, AF11)>, /* ETH1_MDIO */
480 <STM32_PINMUX('C', 1, AF11)>; /* ETH1_MDC */
481 bias-disable;
482 drive-push-pull;
483 slew-rate = <2>;
488 <STM32_PINMUX('A', 7, AF11)>; /* ETH1_RMII_CRS_DV */
489 bias-disable;
493 /omit-if-no-ref/
494 ethernet0_rmii_sleep_pins_a: rmii-sleep-0 {
499 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH1_MDIO */
500 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH1_MDC */
503 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH1_RMII_REF_CLK */
504 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH1_RMII_CRS_DV */
508 /omit-if-no-ref/
509 ethernet0_rmii_pins_b: rmii-1 {
512 <STM32_PINMUX('C', 1, AF11)>, /* ETH1_MDC */
515 bias-disable;
516 drive-push-pull;
517 slew-rate = <1>;
520 pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH1_MDIO */
521 bias-disable;
522 drive-push-pull;
523 slew-rate = <0>;
526 pinmux = <STM32_PINMUX('A', 7, AF11)>, /* ETH1_CRS_DV */
529 bias-disable;
536 /omit-if-no-ref/
537 ethernet0_rmii_sleep_pins_b: rmii-sleep-1 {
539 pinmux = <STM32_PINMUX('A', 2, ANALOG)>, /* ETH1_MDIO */
540 <STM32_PINMUX('A', 7, ANALOG)>, /* ETH1_CRS_DV */
543 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH1_MDC */
551 /omit-if-no-ref/
552 ethernet0_rmii_pins_c: rmii-2 {
557 <STM32_PINMUX('A', 1, AF11)>, /* ETH1_RMII_REF_CLK */
558 <STM32_PINMUX('A', 2, AF11)>, /* ETH1_MDIO */
559 <STM32_PINMUX('C', 1, AF11)>; /* ETH1_MDC */
560 bias-disable;
561 drive-push-pull;
562 slew-rate = <2>;
567 <STM32_PINMUX('A', 7, AF11)>; /* ETH1_RMII_CRS_DV */
568 bias-disable;
572 /omit-if-no-ref/
573 ethernet0_rmii_sleep_pins_c: rmii-sleep-2 {
578 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH1_MDIO */
579 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH1_MDC */
582 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH1_RMII_REF_CLK */
583 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH1_RMII_CRS_DV */
587 /omit-if-no-ref/
588 fmc_pins_a: fmc-0 {
590 pinmux = <STM32_PINMUX('D', 4, AF12)>, /* FMC_NOE */
591 <STM32_PINMUX('D', 5, AF12)>, /* FMC_NWE */
592 <STM32_PINMUX('D', 11, AF12)>, /* FMC_A16_FMC_CLE */
593 <STM32_PINMUX('D', 12, AF12)>, /* FMC_A17_FMC_ALE */
594 <STM32_PINMUX('D', 14, AF12)>, /* FMC_D0 */
595 <STM32_PINMUX('D', 15, AF12)>, /* FMC_D1 */
596 <STM32_PINMUX('D', 0, AF12)>, /* FMC_D2 */
597 <STM32_PINMUX('D', 1, AF12)>, /* FMC_D3 */
600 <STM32_PINMUX('E', 9, AF12)>, /* FMC_D6 */
602 <STM32_PINMUX('G', 9, AF12)>; /* FMC_NE2_FMC_NCE */
603 bias-disable;
604 drive-push-pull;
605 slew-rate = <1>;
608 pinmux = <STM32_PINMUX('D', 6, AF12)>; /* FMC_NWAIT */
609 bias-pull-up;
613 /omit-if-no-ref/
614 fmc_sleep_pins_a: fmc-sleep-0 {
616 pinmux = <STM32_PINMUX('D', 4, ANALOG)>, /* FMC_NOE */
617 <STM32_PINMUX('D', 5, ANALOG)>, /* FMC_NWE */
618 <STM32_PINMUX('D', 11, ANALOG)>, /* FMC_A16_FMC_CLE */
619 <STM32_PINMUX('D', 12, ANALOG)>, /* FMC_A17_FMC_ALE */
620 <STM32_PINMUX('D', 14, ANALOG)>, /* FMC_D0 */
621 <STM32_PINMUX('D', 15, ANALOG)>, /* FMC_D1 */
622 <STM32_PINMUX('D', 0, ANALOG)>, /* FMC_D2 */
623 <STM32_PINMUX('D', 1, ANALOG)>, /* FMC_D3 */
626 <STM32_PINMUX('E', 9, ANALOG)>, /* FMC_D6 */
628 <STM32_PINMUX('D', 6, ANALOG)>, /* FMC_NWAIT */
629 <STM32_PINMUX('G', 9, ANALOG)>; /* FMC_NE2_FMC_NCE */
633 /omit-if-no-ref/
634 fmc_pins_b: fmc-1 {
636 pinmux = <STM32_PINMUX('D', 4, AF12)>, /* FMC_NOE */
637 <STM32_PINMUX('D', 5, AF12)>, /* FMC_NWE */
639 <STM32_PINMUX('D', 14, AF12)>, /* FMC_D0 */
640 <STM32_PINMUX('D', 15, AF12)>, /* FMC_D1 */
641 <STM32_PINMUX('D', 0, AF12)>, /* FMC_D2 */
642 <STM32_PINMUX('D', 1, AF12)>, /* FMC_D3 */
645 <STM32_PINMUX('E', 9, AF12)>, /* FMC_D6 */
652 <STM32_PINMUX('D', 8, AF12)>, /* FMC_D13 */
653 <STM32_PINMUX('D', 9, AF12)>, /* FMC_D14 */
654 <STM32_PINMUX('D', 10, AF12)>, /* FMC_D15 */
655 <STM32_PINMUX('G', 9, AF12)>, /* FMC_NE2_FMC_NCE */
657 bias-disable;
658 drive-push-pull;
659 slew-rate = <3>;
663 /omit-if-no-ref/
664 fmc_sleep_pins_b: fmc-sleep-1 {
666 pinmux = <STM32_PINMUX('D', 4, ANALOG)>, /* FMC_NOE */
667 <STM32_PINMUX('D', 5, ANALOG)>, /* FMC_NWE */
669 <STM32_PINMUX('D', 14, ANALOG)>, /* FMC_D0 */
670 <STM32_PINMUX('D', 15, ANALOG)>, /* FMC_D1 */
671 <STM32_PINMUX('D', 0, ANALOG)>, /* FMC_D2 */
672 <STM32_PINMUX('D', 1, ANALOG)>, /* FMC_D3 */
675 <STM32_PINMUX('E', 9, ANALOG)>, /* FMC_D6 */
682 <STM32_PINMUX('D', 8, ANALOG)>, /* FMC_D13 */
683 <STM32_PINMUX('D', 9, ANALOG)>, /* FMC_D14 */
684 <STM32_PINMUX('D', 10, ANALOG)>, /* FMC_D15 */
685 <STM32_PINMUX('G', 9, ANALOG)>, /* FMC_NE2_FMC_NCE */
690 /omit-if-no-ref/
691 i2c1_pins_a: i2c1-0 {
693 pinmux = <STM32_PINMUX('D', 12, AF5)>, /* I2C1_SCL */
695 bias-disable;
696 drive-open-drain;
697 slew-rate = <0>;
701 /omit-if-no-ref/
702 i2c1_sleep_pins_a: i2c1-sleep-0 {
704 pinmux = <STM32_PINMUX('D', 12, ANALOG)>, /* I2C1_SCL */
709 /omit-if-no-ref/
710 i2c1_pins_b: i2c1-1 {
714 bias-disable;
715 drive-open-drain;
716 slew-rate = <0>;
720 /omit-if-no-ref/
721 i2c1_sleep_pins_b: i2c1-sleep-1 {
728 /omit-if-no-ref/
729 i2c2_pins_a: i2c2-0 {
733 bias-disable;
734 drive-open-drain;
735 slew-rate = <0>;
739 /omit-if-no-ref/
740 i2c2_sleep_pins_a: i2c2-sleep-0 {
747 /omit-if-no-ref/
748 i2c2_pins_b1: i2c2-1 {
751 bias-disable;
752 drive-open-drain;
753 slew-rate = <0>;
757 /omit-if-no-ref/
758 i2c2_sleep_pins_b1: i2c2-sleep-1 {
764 /omit-if-no-ref/
765 i2c2_pins_c: i2c2-2 {
767 pinmux = <STM32_PINMUX('F', 1, AF4)>, /* I2C2_SCL */
769 bias-disable;
770 drive-open-drain;
771 slew-rate = <0>;
775 /omit-if-no-ref/
776 i2c2_pins_sleep_c: i2c2-sleep-2 {
778 pinmux = <STM32_PINMUX('F', 1, ANALOG)>, /* I2C2_SCL */
783 /omit-if-no-ref/
784 i2c5_pins_a: i2c5-0 {
786 pinmux = <STM32_PINMUX('A', 11, AF4)>, /* I2C5_SCL */
787 <STM32_PINMUX('A', 12, AF4)>; /* I2C5_SDA */
788 bias-disable;
789 drive-open-drain;
790 slew-rate = <0>;
794 /omit-if-no-ref/
795 i2c5_sleep_pins_a: i2c5-sleep-0 {
797 pinmux = <STM32_PINMUX('A', 11, ANALOG)>, /* I2C5_SCL */
798 <STM32_PINMUX('A', 12, ANALOG)>; /* I2C5_SDA */
803 /omit-if-no-ref/
804 i2c5_pins_b: i2c5-1 {
806 pinmux = <STM32_PINMUX('D', 0, AF4)>, /* I2C5_SCL */
807 <STM32_PINMUX('D', 1, AF4)>; /* I2C5_SDA */
808 bias-disable;
809 drive-open-drain;
810 slew-rate = <0>;
814 /omit-if-no-ref/
815 i2c5_sleep_pins_b: i2c5-sleep-1 {
817 pinmux = <STM32_PINMUX('D', 0, ANALOG)>, /* I2C5_SCL */
818 <STM32_PINMUX('D', 1, ANALOG)>; /* I2C5_SDA */
822 /omit-if-no-ref/
823 i2s2_pins_a: i2s2-0 {
826 <STM32_PINMUX('B', 9, AF5)>, /* I2S2_WS */
827 <STM32_PINMUX('A', 9, AF5)>; /* I2S2_CK */
828 slew-rate = <1>;
829 drive-push-pull;
830 bias-disable;
834 /omit-if-no-ref/
835 i2s2_sleep_pins_a: i2s2-sleep-0 {
838 <STM32_PINMUX('B', 9, ANALOG)>, /* I2S2_WS */
839 <STM32_PINMUX('A', 9, ANALOG)>; /* I2S2_CK */
843 /omit-if-no-ref/
844 i2s2_pins_b: i2s2-1 {
849 bias-disable;
850 drive-push-pull;
851 slew-rate = <1>;
855 /omit-if-no-ref/
856 i2s2_sleep_pins_b: i2s2-sleep-1 {
864 /omit-if-no-ref/
865 ltdc_pins_a: ltdc-0 {
869 <STM32_PINMUX('I', 9, AF14)>, /* LCD_VSYNC */
874 <STM32_PINMUX('H', 9, AF14)>, /* LCD_R3 */
885 <STM32_PINMUX('I', 1, AF14)>, /* LCD_G6 */
887 <STM32_PINMUX('D', 9, AF14)>, /* LCD_B0 */
890 <STM32_PINMUX('D', 10, AF14)>, /* LCD_B3 */
892 <STM32_PINMUX('A', 3, AF14)>, /* LCD_B5 */
894 <STM32_PINMUX('D', 8, AF14)>; /* LCD_B7 */
895 bias-disable;
896 drive-push-pull;
897 slew-rate = <1>;
901 /omit-if-no-ref/
902 ltdc_sleep_pins_a: ltdc-sleep-0 {
906 <STM32_PINMUX('I', 9, ANALOG)>, /* LCD_VSYNC */
911 <STM32_PINMUX('H', 9, ANALOG)>, /* LCD_R3 */
922 <STM32_PINMUX('I', 1, ANALOG)>, /* LCD_G6 */
924 <STM32_PINMUX('D', 9, ANALOG)>, /* LCD_B0 */
927 <STM32_PINMUX('D', 10, ANALOG)>, /* LCD_B3 */
929 <STM32_PINMUX('A', 3, ANALOG)>, /* LCD_B5 */
931 <STM32_PINMUX('D', 8, ANALOG)>; /* LCD_B7 */
935 /omit-if-no-ref/
936 ltdc_pins_b: ltdc-1 {
944 <STM32_PINMUX('J', 1, AF14)>, /* LCD_R2 */
952 <STM32_PINMUX('J', 9, AF14)>, /* LCD_G2 */
956 <STM32_PINMUX('K', 1, AF14)>, /* LCD_G6 */
966 bias-disable;
967 drive-push-pull;
968 slew-rate = <1>;
972 /omit-if-no-ref/
973 ltdc_sleep_pins_b: ltdc-sleep-1 {
981 <STM32_PINMUX('J', 1, ANALOG)>, /* LCD_R2 */
989 <STM32_PINMUX('J', 9, ANALOG)>, /* LCD_G2 */
993 <STM32_PINMUX('K', 1, ANALOG)>, /* LCD_G6 */
1006 /omit-if-no-ref/
1007 ltdc_pins_c: ltdc-2 {
1009 pinmux = <STM32_PINMUX('B', 1, AF9)>, /* LTDC_R6 */
1010 <STM32_PINMUX('B', 9, AF14)>, /* LTDC_B7 */
1012 <STM32_PINMUX('D', 3, AF14)>, /* LTDC_G7 */
1013 <STM32_PINMUX('D', 6, AF14)>, /* LTDC_B2 */
1014 <STM32_PINMUX('D', 10, AF14)>, /* LTDC_B3 */
1021 <STM32_PINMUX('H', 9, AF14)>, /* LTDC_R3 */
1025 <STM32_PINMUX('I', 1, AF14)>, /* LTDC_G6 */
1028 <STM32_PINMUX('I', 9, AF14)>, /* LTDC_VSYNC */
1030 bias-disable;
1031 drive-push-pull;
1032 slew-rate = <0>;
1036 bias-disable;
1037 drive-push-pull;
1038 slew-rate = <1>;
1042 /omit-if-no-ref/
1043 ltdc_sleep_pins_c: ltdc-sleep-2 {
1045 pinmux = <STM32_PINMUX('B', 1, ANALOG)>, /* LTDC_R6 */
1046 <STM32_PINMUX('B', 9, ANALOG)>, /* LTDC_B7 */
1048 <STM32_PINMUX('D', 3, ANALOG)>, /* LTDC_G7 */
1049 <STM32_PINMUX('D', 6, ANALOG)>, /* LTDC_B2 */
1050 <STM32_PINMUX('D', 10, ANALOG)>, /* LTDC_B3 */
1057 <STM32_PINMUX('H', 9, ANALOG)>, /* LTDC_R3 */
1061 <STM32_PINMUX('I', 1, ANALOG)>, /* LTDC_G6 */
1064 <STM32_PINMUX('I', 9, ANALOG)>, /* LTDC_VSYNC */
1070 /omit-if-no-ref/
1071 ltdc_pins_d: ltdc-3 {
1074 bias-disable;
1075 drive-push-pull;
1076 slew-rate = <3>;
1080 <STM32_PINMUX('I', 9, AF14)>, /* LCD_VSYNC */
1085 <STM32_PINMUX('H', 9, AF14)>, /* LCD_R3 */
1086 <STM32_PINMUX('A', 5, AF14)>, /* LCD_R4 */
1098 <STM32_PINMUX('D', 9, AF14)>, /* LCD_B0 */
1101 <STM32_PINMUX('D', 10, AF14)>, /* LCD_B3 */
1103 <STM32_PINMUX('A', 3, AF14)>, /* LCD_B5 */
1106 bias-disable;
1107 drive-push-pull;
1108 slew-rate = <2>;
1112 /omit-if-no-ref/
1113 ltdc_sleep_pins_d: ltdc-sleep-3 {
1117 <STM32_PINMUX('I', 9, ANALOG)>, /* LCD_VSYNC */
1122 <STM32_PINMUX('H', 9, ANALOG)>, /* LCD_R3 */
1123 <STM32_PINMUX('A', 5, ANALOG)>, /* LCD_R4 */
1135 <STM32_PINMUX('D', 9, ANALOG)>, /* LCD_B0 */
1138 <STM32_PINMUX('D', 10, ANALOG)>, /* LCD_B3 */
1140 <STM32_PINMUX('A', 3, ANALOG)>, /* LCD_B5 */
1146 /omit-if-no-ref/
1147 ltdc_pins_e: ltdc-4 {
1152 <STM32_PINMUX('H', 9, AF14)>, /* LTDC_R3 */
1163 <STM32_PINMUX('I', 1, AF14)>, /* LTDC_G6 */
1165 <STM32_PINMUX('D', 9, AF14)>, /* LTDC_B0 */
1168 <STM32_PINMUX('D', 10, AF14)>, /* LTDC_B3 */
1170 <STM32_PINMUX('A', 3, AF14)>, /* LTDC_B5 */
1172 <STM32_PINMUX('D', 8, AF14)>, /* LTDC_B7 */
1174 <STM32_PINMUX('I', 9, AF14)>, /* LTDC_VSYNC */
1176 bias-disable;
1177 drive-push-pull;
1178 slew-rate = <0>;
1183 bias-disable;
1184 drive-push-pull;
1185 slew-rate = <1>;
1189 /omit-if-no-ref/
1190 ltdc_sleep_pins_e: ltdc-sleep-4 {
1195 <STM32_PINMUX('H', 9, ANALOG)>, /* LTDC_R3 */
1200 <STM32_PINMUX('D', 9, ANALOG)>, /* LTDC_B0 */
1203 <STM32_PINMUX('D', 10, ANALOG)>, /* LTDC_B3 */
1205 <STM32_PINMUX('A', 3, ANALOG)>, /* LTDC_B5 */
1207 <STM32_PINMUX('D', 8, ANALOG)>, /* LTDC_B7 */
1214 <STM32_PINMUX('I', 1, ANALOG)>, /* LTDC_G6 */
1217 <STM32_PINMUX('I', 9, ANALOG)>, /* LTDC_VSYNC */
1223 /omit-if-no-ref/
1224 mco1_pins_a: mco1-0 {
1226 pinmux = <STM32_PINMUX('A', 13, AF2)>; /* MCO1 */
1227 bias-disable;
1228 drive-push-pull;
1229 slew-rate = <1>;
1233 /omit-if-no-ref/
1234 mco1_sleep_pins_a: mco1-sleep-0 {
1236 pinmux = <STM32_PINMUX('A', 13, ANALOG)>; /* MCO1 */
1240 /omit-if-no-ref/
1241 mco2_pins_a: mco2-0 {
1244 bias-disable;
1245 drive-push-pull;
1246 slew-rate = <2>;
1250 /omit-if-no-ref/
1251 mco2_sleep_pins_a: mco2-sleep-0 {
1257 /omit-if-no-ref/
1258 m_can1_pins_a: m-can1-0 {
1261 slew-rate = <1>;
1262 drive-push-pull;
1263 bias-disable;
1266 pinmux = <STM32_PINMUX('I', 9, AF9)>; /* CAN1_RX */
1267 bias-disable;
1271 /omit-if-no-ref/
1272 m_can1_sleep_pins_a: m_can1-sleep-0 {
1275 <STM32_PINMUX('I', 9, ANALOG)>; /* CAN1_RX */
1279 /omit-if-no-ref/
1280 m_can1_pins_b: m-can1-1 {
1282 pinmux = <STM32_PINMUX('A', 12, AF9)>; /* CAN1_TX */
1283 slew-rate = <1>;
1284 drive-push-pull;
1285 bias-disable;
1288 pinmux = <STM32_PINMUX('A', 11, AF9)>; /* CAN1_RX */
1289 bias-disable;
1293 /omit-if-no-ref/
1294 m_can1_sleep_pins_b: m_can1-sleep-1 {
1296 pinmux = <STM32_PINMUX('A', 12, ANALOG)>, /* CAN1_TX */
1297 <STM32_PINMUX('A', 11, ANALOG)>; /* CAN1_RX */
1301 /omit-if-no-ref/
1302 m_can1_pins_c: m-can1-2 {
1305 slew-rate = <1>;
1306 drive-push-pull;
1307 bias-disable;
1311 bias-disable;
1315 /omit-if-no-ref/
1316 m_can1_sleep_pins_c: m_can1-sleep-2 {
1323 /omit-if-no-ref/
1324 m_can1_pins_d: m-can1-3 {
1326 pinmux = <STM32_PINMUX('D', 1, AF9)>; /* CAN1_TX */
1327 slew-rate = <1>;
1328 drive-push-pull;
1329 bias-disable;
1332 pinmux = <STM32_PINMUX('D', 0, AF9)>; /* CAN1_RX */
1333 bias-disable;
1337 /omit-if-no-ref/
1338 m_can1_sleep_pins_d: m_can1-sleep-3 {
1340 pinmux = <STM32_PINMUX('D', 1, ANALOG)>, /* CAN1_TX */
1341 <STM32_PINMUX('D', 0, ANALOG)>; /* CAN1_RX */
1345 /omit-if-no-ref/
1346 m_can2_pins_a: m-can2-0 {
1349 slew-rate = <1>;
1350 drive-push-pull;
1351 bias-disable;
1355 bias-disable;
1359 /omit-if-no-ref/
1360 m_can2_sleep_pins_a: m_can2-sleep-0 {
1367 /omit-if-no-ref/
1368 pwm1_pins_a: pwm1-0 {
1370 pinmux = <STM32_PINMUX('E', 9, AF1)>, /* TIM1_CH1 */
1373 bias-pull-down;
1374 drive-push-pull;
1375 slew-rate = <0>;
1379 /omit-if-no-ref/
1380 pwm1_sleep_pins_a: pwm1-sleep-0 {
1382 pinmux = <STM32_PINMUX('E', 9, ANALOG)>, /* TIM1_CH1 */
1388 /omit-if-no-ref/
1389 pwm1_pins_b: pwm1-1 {
1391 pinmux = <STM32_PINMUX('E', 9, AF1)>; /* TIM1_CH1 */
1392 bias-pull-down;
1393 drive-push-pull;
1394 slew-rate = <0>;
1398 /omit-if-no-ref/
1399 pwm1_sleep_pins_b: pwm1-sleep-1 {
1401 pinmux = <STM32_PINMUX('E', 9, ANALOG)>; /* TIM1_CH1 */
1405 /omit-if-no-ref/
1406 pwm1_pins_c: pwm1-2 {
1409 drive-push-pull;
1410 slew-rate = <0>;
1414 /omit-if-no-ref/
1415 pwm1_sleep_pins_c: pwm1-sleep-2 {
1421 /omit-if-no-ref/
1422 pwm2_pins_a: pwm2-0 {
1424 pinmux = <STM32_PINMUX('A', 3, AF1)>; /* TIM2_CH4 */
1425 bias-pull-down;
1426 drive-push-pull;
1427 slew-rate = <0>;
1431 /omit-if-no-ref/
1432 pwm2_sleep_pins_a: pwm2-sleep-0 {
1434 pinmux = <STM32_PINMUX('A', 3, ANALOG)>; /* TIM2_CH4 */
1438 /omit-if-no-ref/
1439 pwm3_pins_a: pwm3-0 {
1442 bias-pull-down;
1443 drive-push-pull;
1444 slew-rate = <0>;
1448 /omit-if-no-ref/
1449 pwm3_sleep_pins_a: pwm3-sleep-0 {
1455 /omit-if-no-ref/
1456 pwm3_pins_b: pwm3-1 {
1459 bias-disable;
1460 drive-push-pull;
1461 slew-rate = <0>;
1465 /omit-if-no-ref/
1466 pwm3_sleep_pins_b: pwm3-sleep-1 {
1472 /omit-if-no-ref/
1473 pwm4_pins_a: pwm4-0 {
1475 pinmux = <STM32_PINMUX('D', 14, AF2)>, /* TIM4_CH3 */
1476 <STM32_PINMUX('D', 15, AF2)>; /* TIM4_CH4 */
1477 bias-pull-down;
1478 drive-push-pull;
1479 slew-rate = <0>;
1483 /omit-if-no-ref/
1484 pwm4_sleep_pins_a: pwm4-sleep-0 {
1486 pinmux = <STM32_PINMUX('D', 14, ANALOG)>, /* TIM4_CH3 */
1487 <STM32_PINMUX('D', 15, ANALOG)>; /* TIM4_CH4 */
1491 /omit-if-no-ref/
1492 pwm4_pins_b: pwm4-1 {
1494 pinmux = <STM32_PINMUX('D', 13, AF2)>; /* TIM4_CH2 */
1495 bias-pull-down;
1496 drive-push-pull;
1497 slew-rate = <0>;
1501 /omit-if-no-ref/
1502 pwm4_sleep_pins_b: pwm4-sleep-1 {
1504 pinmux = <STM32_PINMUX('D', 13, ANALOG)>; /* TIM4_CH2 */
1508 /omit-if-no-ref/
1509 pwm5_pins_a: pwm5-0 {
1512 bias-pull-down;
1513 drive-push-pull;
1514 slew-rate = <0>;
1518 /omit-if-no-ref/
1519 pwm5_sleep_pins_a: pwm5-sleep-0 {
1525 /omit-if-no-ref/
1526 pwm5_pins_b: pwm5-1 {
1531 bias-disable;
1532 drive-push-pull;
1533 slew-rate = <0>;
1537 /omit-if-no-ref/
1538 pwm5_sleep_pins_b: pwm5-sleep-1 {
1546 /omit-if-no-ref/
1547 pwm8_pins_a: pwm8-0 {
1550 bias-pull-down;
1551 drive-push-pull;
1552 slew-rate = <0>;
1556 /omit-if-no-ref/
1557 pwm8_sleep_pins_a: pwm8-sleep-0 {
1563 /omit-if-no-ref/
1564 pwm8_pins_b: pwm8-1 {
1569 <STM32_PINMUX('C', 9, AF3)>; /* TIM8_CH4 */
1570 drive-push-pull;
1571 slew-rate = <0>;
1575 /omit-if-no-ref/
1576 pwm8_sleep_pins_b: pwm8-sleep-1 {
1581 <STM32_PINMUX('C', 9, ANALOG)>; /* TIM8_CH4 */
1585 /omit-if-no-ref/
1586 pwm12_pins_a: pwm12-0 {
1589 bias-pull-down;
1590 drive-push-pull;
1591 slew-rate = <0>;
1595 /omit-if-no-ref/
1596 pwm12_sleep_pins_a: pwm12-sleep-0 {
1602 /omit-if-no-ref/
1603 qspi_clk_pins_a: qspi-clk-0 {
1606 bias-disable;
1607 drive-push-pull;
1608 slew-rate = <3>;
1612 /omit-if-no-ref/
1613 qspi_clk_sleep_pins_a: qspi-clk-sleep-0 {
1619 /omit-if-no-ref/
1620 qspi_bk1_pins_a: qspi-bk1-0 {
1623 <STM32_PINMUX('F', 9, AF10)>, /* QSPI_BK1_IO1 */
1626 bias-disable;
1627 drive-push-pull;
1628 slew-rate = <1>;
1632 /omit-if-no-ref/
1633 qspi_bk1_sleep_pins_a: qspi-bk1-sleep-0 {
1636 <STM32_PINMUX('F', 9, ANALOG)>, /* QSPI_BK1_IO1 */
1642 /omit-if-no-ref/
1643 qspi_bk2_pins_a: qspi-bk2-0 {
1649 bias-disable;
1650 drive-push-pull;
1651 slew-rate = <1>;
1655 /omit-if-no-ref/
1656 qspi_bk2_sleep_pins_a: qspi-bk2-sleep-0 {
1665 /omit-if-no-ref/
1666 qspi_cs1_pins_a: qspi-cs1-0 {
1669 bias-pull-up;
1670 drive-push-pull;
1671 slew-rate = <1>;
1675 /omit-if-no-ref/
1676 qspi_cs1_sleep_pins_a: qspi-cs1-sleep-0 {
1682 /omit-if-no-ref/
1683 qspi_cs2_pins_a: qspi-cs2-0 {
1686 bias-pull-up;
1687 drive-push-pull;
1688 slew-rate = <1>;
1692 /omit-if-no-ref/
1693 qspi_cs2_sleep_pins_a: qspi-cs2-sleep-0 {
1699 /omit-if-no-ref/
1700 sai2a_pins_a: sai2a-0 {
1706 slew-rate = <0>;
1707 drive-push-pull;
1708 bias-disable;
1712 /omit-if-no-ref/
1713 sai2a_sleep_pins_a: sai2a-sleep-0 {
1722 /omit-if-no-ref/
1723 sai2a_pins_b: sai2a-1 {
1727 <STM32_PINMUX('D', 13, AF10)>; /* SAI2_SCK_A */
1728 slew-rate = <0>;
1729 drive-push-pull;
1730 bias-disable;
1734 /omit-if-no-ref/
1735 sai2a_sleep_pins_b: sai2a-sleep-1 {
1739 <STM32_PINMUX('D', 13, ANALOG)>; /* SAI2_SCK_A */
1743 /omit-if-no-ref/
1744 sai2a_pins_c: sai2a-2 {
1746 pinmux = <STM32_PINMUX('D', 13, AF10)>, /* SAI2_SCK_A */
1747 <STM32_PINMUX('D', 11, AF10)>, /* SAI2_SD_A */
1748 <STM32_PINMUX('D', 12, AF10)>; /* SAI2_FS_A */
1749 slew-rate = <0>;
1750 drive-push-pull;
1751 bias-disable;
1755 /omit-if-no-ref/
1756 sai2a_sleep_pins_c: sai2a-sleep-2 {
1758 pinmux = <STM32_PINMUX('D', 13, ANALOG)>, /* SAI2_SCK_A */
1759 <STM32_PINMUX('D', 11, ANALOG)>, /* SAI2_SD_A */
1760 <STM32_PINMUX('D', 12, ANALOG)>; /* SAI2_FS_A */
1764 /omit-if-no-ref/
1765 sai2b_pins_a: sai2b-0 {
1770 slew-rate = <0>;
1771 drive-push-pull;
1772 bias-disable;
1776 bias-disable;
1780 /omit-if-no-ref/
1781 sai2b_sleep_pins_a: sai2b-sleep-0 {
1790 /omit-if-no-ref/
1791 sai2b_pins_b: sai2b-1 {
1794 bias-disable;
1798 /omit-if-no-ref/
1799 sai2b_sleep_pins_b: sai2b-sleep-1 {
1805 /omit-if-no-ref/
1806 sai2b_pins_c: sai2b-2 {
1809 bias-disable;
1813 /omit-if-no-ref/
1814 sai2b_sleep_pins_c: sai2b-sleep-2 {
1820 /omit-if-no-ref/
1821 sai2b_pins_d: sai2b-3 {
1826 slew-rate = <0>;
1827 drive-push-pull;
1828 bias-disable;
1832 bias-disable;
1836 /omit-if-no-ref/
1837 sai2b_sleep_pins_d: sai2b-sleep-3 {
1846 /omit-if-no-ref/
1847 sai4a_pins_a: sai4a-0 {
1850 slew-rate = <0>;
1851 drive-push-pull;
1852 bias-disable;
1856 /omit-if-no-ref/
1857 sai4a_sleep_pins_a: sai4a-sleep-0 {
1863 /omit-if-no-ref/
1864 sdmmc1_b4_pins_a: sdmmc1-b4-0 {
1867 <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
1870 <STM32_PINMUX('D', 2, AF12)>; /* SDMMC1_CMD */
1871 slew-rate = <1>;
1872 drive-push-pull;
1873 bias-disable;
1877 slew-rate = <2>;
1878 drive-push-pull;
1879 bias-disable;
1883 /omit-if-no-ref/
1884 sdmmc1_b4_od_pins_a: sdmmc1-b4-od-0 {
1887 <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
1890 slew-rate = <1>;
1891 drive-push-pull;
1892 bias-disable;
1896 slew-rate = <2>;
1897 drive-push-pull;
1898 bias-disable;
1901 pinmux = <STM32_PINMUX('D', 2, AF12)>; /* SDMMC1_CMD */
1902 slew-rate = <1>;
1903 drive-open-drain;
1904 bias-disable;
1908 /omit-if-no-ref/
1909 sdmmc1_b4_init_pins_a: sdmmc1-b4-init-0 {
1912 <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
1915 slew-rate = <1>;
1916 drive-push-pull;
1917 bias-disable;
1921 /omit-if-no-ref/
1922 sdmmc1_b4_sleep_pins_a: sdmmc1-b4-sleep-0 {
1925 <STM32_PINMUX('C', 9, ANALOG)>, /* SDMMC1_D1 */
1929 <STM32_PINMUX('D', 2, ANALOG)>; /* SDMMC1_CMD */
1933 /omit-if-no-ref/
1934 sdmmc1_b4_pins_b: sdmmc1-b4-1 {
1937 <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
1940 <STM32_PINMUX('D', 2, AF12)>; /* SDMMC1_CMD */
1941 slew-rate = <1>;
1942 drive-push-pull;
1943 bias-disable;
1947 slew-rate = <2>;
1948 drive-push-pull;
1949 bias-disable;
1953 /omit-if-no-ref/
1954 sdmmc1_b4_od_pins_b: sdmmc1-b4-od-1 {
1957 <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
1960 slew-rate = <1>;
1961 drive-push-pull;
1962 bias-disable;
1966 slew-rate = <2>;
1967 drive-push-pull;
1968 bias-disable;
1971 pinmux = <STM32_PINMUX('D', 2, AF12)>; /* SDMMC1_CMD */
1972 slew-rate = <1>;
1973 drive-open-drain;
1974 bias-disable;
1978 /omit-if-no-ref/
1979 sdmmc1_b4_sleep_pins_b: sdmmc1-b4-sleep-1 {
1982 <STM32_PINMUX('C', 9, ANALOG)>, /* SDMMC1_D1 */
1986 <STM32_PINMUX('D', 2, ANALOG)>; /* SDMMC1_CMD */
1990 /omit-if-no-ref/
1991 sdmmc1_dir_pins_a: sdmmc1-dir-0 {
1995 <STM32_PINMUX('B', 9, AF11)>; /* SDMMC1_CDIR */
1996 slew-rate = <1>;
1997 drive-push-pull;
1998 bias-pull-up;
2002 bias-pull-up;
2006 /omit-if-no-ref/
2007 sdmmc1_dir_init_pins_a: sdmmc1-dir-init-0 {
2011 <STM32_PINMUX('B', 9, AF11)>; /* SDMMC1_CDIR */
2012 slew-rate = <1>;
2013 drive-push-pull;
2014 bias-pull-up;
2018 /omit-if-no-ref/
2019 sdmmc1_dir_sleep_pins_a: sdmmc1-dir-sleep-0 {
2023 <STM32_PINMUX('B', 9, ANALOG)>, /* SDMMC1_CDIR */
2028 /omit-if-no-ref/
2029 sdmmc1_dir_pins_b: sdmmc1-dir-1 {
2033 <STM32_PINMUX('B', 9, AF11)>; /* SDMMC1_CDIR */
2034 slew-rate = <1>;
2035 drive-push-pull;
2036 bias-pull-up;
2040 bias-pull-up;
2044 /omit-if-no-ref/
2045 sdmmc1_dir_sleep_pins_b: sdmmc1-dir-sleep-1 {
2049 <STM32_PINMUX('B', 9, ANALOG)>, /* SDMMC1_CDIR */
2054 /omit-if-no-ref/
2055 sdmmc2_b4_pins_a: sdmmc2-b4-0 {
2062 slew-rate = <1>;
2063 drive-push-pull;
2064 bias-pull-up;
2068 slew-rate = <2>;
2069 drive-push-pull;
2070 bias-pull-up;
2074 /omit-if-no-ref/
2075 sdmmc2_b4_od_pins_a: sdmmc2-b4-od-0 {
2081 slew-rate = <1>;
2082 drive-push-pull;
2083 bias-pull-up;
2087 slew-rate = <2>;
2088 drive-push-pull;
2089 bias-pull-up;
2093 slew-rate = <1>;
2094 drive-open-drain;
2095 bias-pull-up;
2099 /omit-if-no-ref/
2100 sdmmc2_b4_sleep_pins_a: sdmmc2-b4-sleep-0 {
2111 /omit-if-no-ref/
2112 sdmmc2_b4_pins_b: sdmmc2-b4-1 {
2119 slew-rate = <1>;
2120 drive-push-pull;
2121 bias-disable;
2125 slew-rate = <2>;
2126 drive-push-pull;
2127 bias-disable;
2131 /omit-if-no-ref/
2132 sdmmc2_b4_od_pins_b: sdmmc2-b4-od-1 {
2138 slew-rate = <1>;
2139 drive-push-pull;
2140 bias-disable;
2144 slew-rate = <2>;
2145 drive-push-pull;
2146 bias-disable;
2150 slew-rate = <1>;
2151 drive-open-drain;
2152 bias-disable;
2156 /omit-if-no-ref/
2157 sdmmc2_d47_pins_a: sdmmc2-d47-0 {
2159 pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
2160 <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
2162 <STM32_PINMUX('D', 3, AF9)>; /* SDMMC2_D7 */
2163 slew-rate = <1>;
2164 drive-push-pull;
2165 bias-pull-up;
2169 /omit-if-no-ref/
2170 sdmmc2_d47_sleep_pins_a: sdmmc2-d47-sleep-0 {
2172 pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
2173 <STM32_PINMUX('A', 9, ANALOG)>, /* SDMMC2_D5 */
2175 <STM32_PINMUX('D', 3, ANALOG)>; /* SDMMC2_D7 */
2179 /omit-if-no-ref/
2180 sdmmc2_d47_pins_b: sdmmc2-d47-1 {
2182 pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
2183 <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
2186 slew-rate = <1>;
2187 drive-push-pull;
2188 bias-disable;
2192 /omit-if-no-ref/
2193 sdmmc2_d47_sleep_pins_b: sdmmc2-d47-sleep-1 {
2195 pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
2196 <STM32_PINMUX('A', 9, ANALOG)>, /* SDMMC2_D5 */
2202 /omit-if-no-ref/
2203 sdmmc2_d47_pins_c: sdmmc2-d47-2 {
2205 pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
2206 <STM32_PINMUX('A', 15, AF9)>, /* SDMMC2_D5 */
2209 slew-rate = <1>;
2210 drive-push-pull;
2211 bias-pull-up;
2215 /omit-if-no-ref/
2216 sdmmc2_d47_sleep_pins_c: sdmmc2-d47-sleep-2 {
2218 pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
2219 <STM32_PINMUX('A', 15, ANALOG)>, /* SDMMC2_D5 */
2225 /omit-if-no-ref/
2226 sdmmc2_d47_pins_d: sdmmc2-d47-3 {
2228 pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
2229 <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
2235 /omit-if-no-ref/
2236 sdmmc2_d47_sleep_pins_d: sdmmc2-d47-sleep-3 {
2238 pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
2239 <STM32_PINMUX('A', 9, ANALOG)>, /* SDMMC2_D5 */
2245 /omit-if-no-ref/
2246 sdmmc2_d47_pins_e: sdmmc2-d47-4 {
2248 pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
2249 <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
2251 <STM32_PINMUX('D', 3, AF9)>; /* SDMMC2_D7 */
2252 slew-rate = <1>;
2253 drive-push-pull;
2254 bias-pull-up;
2258 /omit-if-no-ref/
2259 sdmmc2_d47_sleep_pins_e: sdmmc2-d47-sleep-4 {
2261 pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
2262 <STM32_PINMUX('A', 9, ANALOG)>, /* SDMMC2_D5 */
2264 <STM32_PINMUX('D', 3, ANALOG)>; /* SDMMC2_D7 */
2268 /omit-if-no-ref/
2269 sdmmc3_b4_pins_a: sdmmc3-b4-0 {
2274 <STM32_PINMUX('D', 7, AF10)>, /* SDMMC3_D3 */
2275 <STM32_PINMUX('F', 1, AF9)>; /* SDMMC3_CMD */
2276 slew-rate = <1>;
2277 drive-push-pull;
2278 bias-pull-up;
2282 slew-rate = <2>;
2283 drive-push-pull;
2284 bias-pull-up;
2288 /omit-if-no-ref/
2289 sdmmc3_b4_od_pins_a: sdmmc3-b4-od-0 {
2294 <STM32_PINMUX('D', 7, AF10)>; /* SDMMC3_D3 */
2295 slew-rate = <1>;
2296 drive-push-pull;
2297 bias-pull-up;
2301 slew-rate = <2>;
2302 drive-push-pull;
2303 bias-pull-up;
2306 pinmux = <STM32_PINMUX('F', 1, AF9)>; /* SDMMC2_CMD */
2307 slew-rate = <1>;
2308 drive-open-drain;
2309 bias-pull-up;
2313 /omit-if-no-ref/
2314 sdmmc3_b4_sleep_pins_a: sdmmc3-b4-sleep-0 {
2319 <STM32_PINMUX('D', 7, ANALOG)>, /* SDMMC3_D3 */
2321 <STM32_PINMUX('F', 1, ANALOG)>; /* SDMMC3_CMD */
2325 /omit-if-no-ref/
2326 sdmmc3_b4_pins_b: sdmmc3-b4-1 {
2330 <STM32_PINMUX('D', 5, AF10)>, /* SDMMC3_D2 */
2331 <STM32_PINMUX('D', 7, AF10)>, /* SDMMC3_D3 */
2332 <STM32_PINMUX('D', 0, AF10)>; /* SDMMC3_CMD */
2333 slew-rate = <1>;
2334 drive-push-pull;
2335 bias-pull-up;
2339 slew-rate = <2>;
2340 drive-push-pull;
2341 bias-pull-up;
2345 /omit-if-no-ref/
2346 sdmmc3_b4_od_pins_b: sdmmc3-b4-od-1 {
2350 <STM32_PINMUX('D', 5, AF10)>, /* SDMMC3_D2 */
2351 <STM32_PINMUX('D', 7, AF10)>; /* SDMMC3_D3 */
2352 slew-rate = <1>;
2353 drive-push-pull;
2354 bias-pull-up;
2358 slew-rate = <2>;
2359 drive-push-pull;
2360 bias-pull-up;
2363 pinmux = <STM32_PINMUX('D', 0, AF10)>; /* SDMMC2_CMD */
2364 slew-rate = <1>;
2365 drive-open-drain;
2366 bias-pull-up;
2370 /omit-if-no-ref/
2371 sdmmc3_b4_sleep_pins_b: sdmmc3-b4-sleep-1 {
2375 <STM32_PINMUX('D', 5, ANALOG)>, /* SDMMC3_D2 */
2376 <STM32_PINMUX('D', 7, ANALOG)>, /* SDMMC3_D3 */
2378 <STM32_PINMUX('D', 0, ANALOG)>; /* SDMMC3_CMD */
2382 /omit-if-no-ref/
2383 spdifrx_pins_a: spdifrx-0 {
2386 bias-disable;
2390 /omit-if-no-ref/
2391 spdifrx_sleep_pins_a: spdifrx-sleep-0 {
2397 /omit-if-no-ref/
2398 spi1_pins_b: spi1-1 {
2400 pinmux = <STM32_PINMUX('A', 5, AF5)>, /* SPI1_SCK */
2402 bias-disable;
2403 drive-push-pull;
2404 slew-rate = <1>;
2408 pinmux = <STM32_PINMUX('A', 6, AF5)>; /* SPI1_MISO */
2409 bias-disable;
2413 /omit-if-no-ref/
2414 spi2_pins_a: spi2-0 {
2418 bias-disable;
2419 drive-push-pull;
2420 slew-rate = <1>;
2425 bias-disable;
2429 /omit-if-no-ref/
2430 spi2_pins_b: spi2-1 {
2432 pinmux = <STM32_PINMUX('I', 1, AF5)>, /* SPI2_SCK */
2434 bias-disable;
2435 drive-push-pull;
2436 slew-rate = <1>;
2441 bias-disable;
2445 /omit-if-no-ref/
2446 spi2_pins_c: spi2-2 {
2448 pinmux = <STM32_PINMUX('I', 1, AF5)>, /* SPI2_SCK */
2450 bias-disable;
2451 drive-push-pull;
2456 bias-pull-down;
2460 /omit-if-no-ref/
2461 spi4_pins_a: spi4-0 {
2465 bias-disable;
2466 drive-push-pull;
2467 slew-rate = <1>;
2471 bias-disable;
2475 /omit-if-no-ref/
2476 spi5_pins_a: spi5-0 {
2479 <STM32_PINMUX('F', 9, AF5)>; /* SPI5_MOSI */
2480 bias-disable;
2481 drive-push-pull;
2482 slew-rate = <1>;
2487 bias-disable;
2491 /omit-if-no-ref/
2492 stusb1600_pins_a: stusb1600-0 {
2495 bias-pull-up;
2499 /omit-if-no-ref/
2500 uart4_pins_a: uart4-0 {
2503 bias-disable;
2504 drive-push-pull;
2505 slew-rate = <0>;
2509 bias-disable;
2513 /omit-if-no-ref/
2514 uart4_idle_pins_a: uart4-idle-0 {
2520 bias-disable;
2524 /omit-if-no-ref/
2525 uart4_sleep_pins_a: uart4-sleep-0 {
2532 /omit-if-no-ref/
2533 uart4_pins_b: uart4-1 {
2535 pinmux = <STM32_PINMUX('D', 1, AF8)>; /* UART4_TX */
2536 bias-disable;
2537 drive-push-pull;
2538 slew-rate = <0>;
2542 bias-disable;
2546 /omit-if-no-ref/
2547 uart4_pins_c: uart4-2 {
2550 bias-disable;
2551 drive-push-pull;
2552 slew-rate = <0>;
2556 bias-disable;
2560 /omit-if-no-ref/
2561 uart4_pins_d: uart4-3 {
2563 pinmux = <STM32_PINMUX('A', 13, AF8)>; /* UART4_TX */
2564 bias-disable;
2565 drive-push-pull;
2566 slew-rate = <0>;
2570 bias-disable;
2574 /omit-if-no-ref/
2575 uart4_idle_pins_d: uart4-idle-3 {
2577 pinmux = <STM32_PINMUX('A', 13, ANALOG)>; /* UART4_TX */
2581 bias-disable;
2585 /omit-if-no-ref/
2586 uart4_sleep_pins_d: uart4-sleep-3 {
2588 pinmux = <STM32_PINMUX('A', 13, ANALOG)>, /* UART4_TX */
2593 /omit-if-no-ref/
2594 uart5_pins_a: uart5-0 {
2597 bias-disable;
2598 drive-push-pull;
2599 slew-rate = <0>;
2603 bias-disable;
2607 /omit-if-no-ref/
2608 uart7_pins_a: uart7-0 {
2611 bias-disable;
2612 drive-push-pull;
2613 slew-rate = <0>;
2618 <STM32_PINMUX('E', 9, AF7)>; /* UART7_RTS */
2619 bias-disable;
2623 /omit-if-no-ref/
2624 uart7_pins_b: uart7-1 {
2627 bias-disable;
2628 drive-push-pull;
2629 slew-rate = <0>;
2633 bias-disable;
2637 /omit-if-no-ref/
2638 uart7_pins_c: uart7-2 {
2641 bias-disable;
2642 drive-push-pull;
2643 slew-rate = <0>;
2647 bias-pull-up;
2651 /omit-if-no-ref/
2652 uart7_idle_pins_c: uart7-idle-2 {
2658 bias-pull-up;
2662 /omit-if-no-ref/
2663 uart7_sleep_pins_c: uart7-sleep-2 {
2670 /omit-if-no-ref/
2671 uart8_pins_a: uart8-0 {
2673 pinmux = <STM32_PINMUX('E', 1, AF8)>; /* UART8_TX */
2674 bias-disable;
2675 drive-push-pull;
2676 slew-rate = <0>;
2680 bias-disable;
2684 /omit-if-no-ref/
2685 uart8_rtscts_pins_a: uart8rtscts-0 {
2689 bias-disable;
2693 /omit-if-no-ref/
2694 usart1_pins_a: usart1-0 {
2696 pinmux = <STM32_PINMUX('A', 12, AF7)>; /* USART1_RTS */
2697 bias-disable;
2698 drive-push-pull;
2699 slew-rate = <0>;
2702 pinmux = <STM32_PINMUX('A', 11, AF7)>; /* USART1_CTS_NSS */
2703 bias-disable;
2707 /omit-if-no-ref/
2708 usart1_idle_pins_a: usart1-idle-0 {
2710 pinmux = <STM32_PINMUX('A', 12, ANALOG)>, /* USART1_RTS */
2711 <STM32_PINMUX('A', 11, AF7)>; /* USART1_CTS_NSS */
2715 /omit-if-no-ref/
2716 usart1_sleep_pins_a: usart1-sleep-0 {
2718 pinmux = <STM32_PINMUX('A', 12, ANALOG)>, /* USART1_RTS */
2719 <STM32_PINMUX('A', 11, ANALOG)>; /* USART1_CTS_NSS */
2723 /omit-if-no-ref/
2724 usart2_pins_a: usart2-0 {
2727 <STM32_PINMUX('D', 4, AF7)>; /* USART2_RTS */
2728 bias-disable;
2729 drive-push-pull;
2730 slew-rate = <0>;
2733 pinmux = <STM32_PINMUX('D', 6, AF7)>, /* USART2_RX */
2734 <STM32_PINMUX('D', 3, AF7)>; /* USART2_CTS_NSS */
2735 bias-disable;
2739 /omit-if-no-ref/
2740 usart2_sleep_pins_a: usart2-sleep-0 {
2743 <STM32_PINMUX('D', 4, ANALOG)>, /* USART2_RTS */
2744 <STM32_PINMUX('D', 6, ANALOG)>, /* USART2_RX */
2745 <STM32_PINMUX('D', 3, ANALOG)>; /* USART2_CTS_NSS */
2749 /omit-if-no-ref/
2750 usart2_pins_b: usart2-1 {
2753 <STM32_PINMUX('A', 1, AF7)>; /* USART2_RTS */
2754 bias-disable;
2755 drive-push-pull;
2756 slew-rate = <0>;
2761 bias-disable;
2765 /omit-if-no-ref/
2766 usart2_sleep_pins_b: usart2-sleep-1 {
2769 <STM32_PINMUX('A', 1, ANALOG)>, /* USART2_RTS */
2775 /omit-if-no-ref/
2776 usart2_pins_c: usart2-2 {
2778 pinmux = <STM32_PINMUX('D', 5, AF7)>, /* USART2_TX */
2779 <STM32_PINMUX('D', 4, AF7)>; /* USART2_RTS */
2780 bias-disable;
2781 drive-push-pull;
2782 slew-rate = <0>;
2785 pinmux = <STM32_PINMUX('D', 6, AF7)>, /* USART2_RX */
2786 <STM32_PINMUX('D', 3, AF7)>; /* USART2_CTS_NSS */
2787 bias-disable;
2791 /omit-if-no-ref/
2792 usart2_idle_pins_c: usart2-idle-2 {
2794 pinmux = <STM32_PINMUX('D', 5, ANALOG)>, /* USART2_TX */
2795 <STM32_PINMUX('D', 3, ANALOG)>; /* USART2_CTS_NSS */
2798 pinmux = <STM32_PINMUX('D', 4, AF7)>; /* USART2_RTS */
2799 bias-disable;
2800 drive-push-pull;
2801 slew-rate = <0>;
2804 pinmux = <STM32_PINMUX('D', 6, AF7)>; /* USART2_RX */
2805 bias-disable;
2809 /omit-if-no-ref/
2810 usart2_sleep_pins_c: usart2-sleep-2 {
2812 pinmux = <STM32_PINMUX('D', 5, ANALOG)>, /* USART2_TX */
2813 <STM32_PINMUX('D', 4, ANALOG)>, /* USART2_RTS */
2814 <STM32_PINMUX('D', 6, ANALOG)>, /* USART2_RX */
2815 <STM32_PINMUX('D', 3, ANALOG)>; /* USART2_CTS_NSS */
2819 /omit-if-no-ref/
2820 usart3_pins_a: usart3-0 {
2823 bias-disable;
2824 drive-push-pull;
2825 slew-rate = <0>;
2829 bias-disable;
2833 /omit-if-no-ref/
2834 usart3_idle_pins_a: usart3-idle-0 {
2840 bias-disable;
2844 /omit-if-no-ref/
2845 usart3_sleep_pins_a: usart3-sleep-0 {
2852 /omit-if-no-ref/
2853 usart3_pins_b: usart3-1 {
2857 bias-disable;
2858 drive-push-pull;
2859 slew-rate = <0>;
2864 bias-pull-up;
2868 /omit-if-no-ref/
2869 usart3_idle_pins_b: usart3-idle-1 {
2876 bias-disable;
2877 drive-push-pull;
2878 slew-rate = <0>;
2882 bias-pull-up;
2886 /omit-if-no-ref/
2887 usart3_sleep_pins_b: usart3-sleep-1 {
2896 /omit-if-no-ref/
2897 usart3_pins_c: usart3-2 {
2901 bias-disable;
2902 drive-push-pull;
2903 slew-rate = <0>;
2908 bias-pull-up;
2912 /omit-if-no-ref/
2913 usart3_idle_pins_c: usart3-idle-2 {
2920 bias-disable;
2921 drive-push-pull;
2922 slew-rate = <0>;
2926 bias-pull-up;
2930 /omit-if-no-ref/
2931 usart3_sleep_pins_c: usart3-sleep-2 {
2940 /omit-if-no-ref/
2941 usart3_pins_d: usart3-3 {
2945 bias-disable;
2946 drive-push-pull;
2947 slew-rate = <0>;
2950 pinmux = <STM32_PINMUX('D', 9, AF7)>, /* USART3_RX */
2951 <STM32_PINMUX('D', 11, AF7)>; /* USART3_CTS_NSS */
2952 bias-disable;
2956 /omit-if-no-ref/
2957 usart3_idle_pins_d: usart3-idle-3 {
2961 <STM32_PINMUX('D', 11, ANALOG)>; /* USART3_CTS_NSS */
2964 pinmux = <STM32_PINMUX('D', 9, AF7)>; /* USART3_RX */
2965 bias-disable;
2969 /omit-if-no-ref/
2970 usart3_sleep_pins_d: usart3-sleep-3 {
2974 <STM32_PINMUX('D', 11, ANALOG)>, /* USART3_CTS_NSS */
2975 <STM32_PINMUX('D', 9, ANALOG)>; /* USART3_RX */
2979 /omit-if-no-ref/
2980 usart3_pins_e: usart3-4 {
2984 bias-disable;
2985 drive-push-pull;
2986 slew-rate = <0>;
2990 <STM32_PINMUX('D', 11, AF7)>; /* USART3_CTS_NSS */
2991 bias-pull-up;
2995 /omit-if-no-ref/
2996 usart3_idle_pins_e: usart3-idle-4 {
2999 <STM32_PINMUX('D', 11, ANALOG)>; /* USART3_CTS_NSS */
3003 bias-disable;
3004 drive-push-pull;
3005 slew-rate = <0>;
3009 bias-pull-up;
3013 /omit-if-no-ref/
3014 usart3_sleep_pins_e: usart3-sleep-4 {
3018 <STM32_PINMUX('D', 11, ANALOG)>, /* USART3_CTS_NSS */
3023 /omit-if-no-ref/
3024 usart3_pins_f: usart3-5 {
3027 <STM32_PINMUX('D', 12, AF7)>; /* USART3_RTS */
3028 bias-disable;
3029 drive-push-pull;
3030 slew-rate = <0>;
3034 <STM32_PINMUX('D', 11, AF7)>; /* USART3_CTS_NSS */
3035 bias-disable;
3039 /omit-if-no-ref/
3040 usbotg_hs_pins_a: usbotg-hs-0 {
3042 pinmux = <STM32_PINMUX('A', 10, ANALOG)>; /* OTG_ID */
3046 /omit-if-no-ref/
3047 usbotg_fs_dp_dm_pins_a: usbotg-fs-dp-dm-0 {
3049 pinmux = <STM32_PINMUX('A', 11, ANALOG)>, /* OTG_FS_DM */
3050 <STM32_PINMUX('A', 12, ANALOG)>; /* OTG_FS_DP */
3056 /omit-if-no-ref/
3057 i2c2_pins_b2: i2c2-0 {
3060 bias-disable;
3061 drive-open-drain;
3062 slew-rate = <0>;
3066 /omit-if-no-ref/
3067 i2c2_sleep_pins_b2: i2c2-sleep-0 {
3073 /omit-if-no-ref/
3074 i2c4_pins_a: i2c4-0 {
3078 bias-disable;
3079 drive-open-drain;
3080 slew-rate = <0>;
3084 /omit-if-no-ref/
3085 i2c4_sleep_pins_a: i2c4-sleep-0 {
3092 /omit-if-no-ref/
3093 i2c6_pins_a: i2c6-0 {
3097 bias-disable;
3098 drive-open-drain;
3099 slew-rate = <0>;
3103 /omit-if-no-ref/
3104 i2c6_sleep_pins_a: i2c6-sleep-0 {
3111 /omit-if-no-ref/
3112 spi1_pins_a: spi1-0 {
3116 bias-disable;
3117 drive-push-pull;
3118 slew-rate = <1>;
3122 pinmux = <STM32_PINMUX('Z', 1, AF5)>; /* SPI1_MISO */
3123 bias-disable;
3127 /omit-if-no-ref/
3128 spi1_sleep_pins_a: spi1-sleep-0 {
3131 <STM32_PINMUX('Z', 1, ANALOG)>, /* SPI1_MISO */
3136 /omit-if-no-ref/
3137 usart1_pins_b: usart1-1 {
3140 bias-disable;
3141 drive-push-pull;
3142 slew-rate = <0>;
3146 bias-disable;
3150 /omit-if-no-ref/
3151 usart1_idle_pins_b: usart1-idle-1 {
3157 bias-disable;
3161 /omit-if-no-ref/
3162 usart1_sleep_pins_b: usart1-sleep-1 {