Lines Matching +full:reg +full:- +full:names
14 * names of its contributors may be used to endorse or promote products
36 reserved-memory {
37 #address-cells = <2>;
38 #size-cells = <2>;
41 bman_fbpr: bman-fbpr {
45 qman_fqd: qman-fqd {
49 qman_pfdr: qman-pfdr {
56 reg = <0xf 0xfe124000 0 0x2000>;
62 #address-cells = <1>;
63 #size-cells = <1>;
64 compatible = "cfi-flash";
65 reg = <0x0 0x0 0x8000000>;
66 bank-width = <2>;
67 device-width = <1>;
71 #address-cells = <1>;
72 #size-cells = <1>;
73 compatible = "fsl,ifc-nand";
74 reg = <0x2 0x0 0x10000>;
78 compatible = "fsl,t1040d4rdb-cpld";
79 reg = <3 0 0x300>;
91 bportals: bman-portals@ff4000000 {
95 qportals: qman-portals@ff6000000 {
101 reg = <0xf 0xfe000000 0 0x00001000>;
105 #address-cells = <1>;
106 #size-cells = <1>;
107 compatible = "micron,n25q512ax3", "jedec,spi-nor";
108 reg = <0>;
110 spi-max-frequency = <10000000>;
114 reg = <1>;
115 spi-max-frequency = <2000000>; /* input clock */
119 reg = <2>;
120 spi-max-frequency = <2000000>; /* input clock */
126 reg = <0x4c>;
131 reg = <0x68>;
148 reg = <0x77>;
149 #address-cells = <1>;
150 #size-cells = <0>;
157 reg = <0xf 0xfe240000 0 0x10000>;
172 reg = <0xf 0xfe250000 0 0x10000>;
187 reg = <0xf 0xfe260000 0 0x10000>;
202 reg = <0xf 0xfe270000 0 0x10000>;
218 reg = <0xf 0xfe140000 0 0x480>;
219 brg-frequency = <0>;
220 bus-frequency = <0>;
223 compatible = "fsl,t1040-qe-si";
224 reg = <0x700 0x80>;
228 compatible = "fsl,t1040-qe-siram";
229 reg = <0x1000 0x800>;
233 compatible = "fsl,ucc-hdlc";
234 rx-clock-name = "clk8";
235 tx-clock-name = "clk9";
236 fsl,rx-sync-clock = "rsync_pin";
237 fsl,tx-sync-clock = "tsync_pin";
238 fsl,tx-timeslot-mask = <0xfffffffe>;
239 fsl,rx-timeslot-mask = <0xfffffffe>;
240 fsl,tdm-framer-type = "e1";
241 fsl,tdm-id = <0>;
242 fsl,siram-entry-id = <0>;
243 fsl,tdm-interface;
247 compatible = "fsl,t1040-ucc-uart";
248 port-number = <0>;
249 rx-clock-name = "brg2";
250 tx-clock-name = "brg2";