Lines Matching full:tiles

400  * This is a tiled layout using 4Kb tiles (except on gen2 where the tiles 2Kb)
417 * This is a tiled layout using 4Kb tiles (except on gen2 where the tiles 2Kb)
435 * This is a tiled layout using 4Kb tiles in row-major layout.
436 * Within the tile pixels are laid out in 16 256 byte units / sub-tiles which
456 * considered to be made up of normal 128Bx32 Y tiles, Thus
471 * at index 1. A 64B CCS cache line corresponds to an area of 4x1 tiles in
482 * at index 1. A 64B CCS cache line corresponds to an area of 4x1 tiles in
509 * This is a simple tiled layout using tiles of 16x16 pixels in a row-major
521 * Each macrotile consists of m x n (mostly 4 x 4) tiles.
533 * This is a simple tiled layout using tiles of 4x4 pixels in a row-major
541 * This is a tiled layout using 64x64 pixel super-tiles, where each super-tile
542 * contains 8x4 groups of 2x4 tiles of 4x4 pixels (like above) each, all in row-
573 * Pixels are arranged in simple tiles of 16 x 16 bytes.
749 * - 4k tiles made of a 2x2 grid of 1k subtiles (so usually 32x32 pixels). On
753 * - an image made of 4k tiles in rows either left-to-right (even rows of 4k
754 * tiles) or right-to-left (odd rows of 4k tiles).
911 * The tiled layout groups superblocks in 8x8 or 4x4 tiles, where all
912 * superblocks inside a tile are stored together in memory. 8x8 tiles are used
913 * for pixel formats up to and including 32 bpp while 4x4 tiles are used for
914 * larger bpp formats. The order between the tiles is scan line.
972 * With this tiling, the luminance samples are disposed in tiles representing
973 * 32x32 pixels and the chrominance samples in tiles representing 32x64 pixels.
974 * The pixel order in each tile is linear and the tiles are disposed linearly,