Lines Matching +full:- +full:pwm
1 // SPDX-License-Identifier: GPL-2.0
3 * R-Mobile TPU PWM driver
18 #include <linux/pwm.h>
63 TPU_PIN_PWM, /* Pin is driven by PWM */
92 static void tpu_pwm_write(struct tpu_pwm_device *pwm, int reg_nr, u16 value) in tpu_pwm_write() argument
94 void __iomem *base = pwm->tpu->base + TPU_CHANNEL_OFFSET in tpu_pwm_write()
95 + pwm->channel * TPU_CHANNEL_SIZE; in tpu_pwm_write()
100 static void tpu_pwm_set_pin(struct tpu_pwm_device *pwm, in tpu_pwm_set_pin() argument
103 static const char * const states[] = { "inactive", "PWM", "active" }; in tpu_pwm_set_pin()
105 dev_dbg(&pwm->tpu->pdev->dev, "%u: configuring pin as %s\n", in tpu_pwm_set_pin()
106 pwm->channel, states[state]); in tpu_pwm_set_pin()
110 tpu_pwm_write(pwm, TPU_TIORn, in tpu_pwm_set_pin()
111 pwm->polarity == PWM_POLARITY_INVERSED ? in tpu_pwm_set_pin()
115 tpu_pwm_write(pwm, TPU_TIORn, in tpu_pwm_set_pin()
116 pwm->polarity == PWM_POLARITY_INVERSED ? in tpu_pwm_set_pin()
120 tpu_pwm_write(pwm, TPU_TIORn, in tpu_pwm_set_pin()
121 pwm->polarity == PWM_POLARITY_INVERSED ? in tpu_pwm_set_pin()
127 static void tpu_pwm_start_stop(struct tpu_pwm_device *pwm, int start) in tpu_pwm_start_stop() argument
132 spin_lock_irqsave(&pwm->tpu->lock, flags); in tpu_pwm_start_stop()
133 value = ioread16(pwm->tpu->base + TPU_TSTR); in tpu_pwm_start_stop()
136 value |= 1 << pwm->channel; in tpu_pwm_start_stop()
138 value &= ~(1 << pwm->channel); in tpu_pwm_start_stop()
140 iowrite16(value, pwm->tpu->base + TPU_TSTR); in tpu_pwm_start_stop()
141 spin_unlock_irqrestore(&pwm->tpu->lock, flags); in tpu_pwm_start_stop()
144 static int tpu_pwm_timer_start(struct tpu_pwm_device *pwm) in tpu_pwm_timer_start() argument
148 if (!pwm->timer_on) { in tpu_pwm_timer_start()
150 pm_runtime_get_sync(&pwm->tpu->pdev->dev); in tpu_pwm_timer_start()
151 ret = clk_prepare_enable(pwm->tpu->clk); in tpu_pwm_timer_start()
153 dev_err(&pwm->tpu->pdev->dev, "cannot enable clock\n"); in tpu_pwm_timer_start()
156 pwm->timer_on = true; in tpu_pwm_timer_start()
164 tpu_pwm_set_pin(pwm, TPU_PIN_INACTIVE); in tpu_pwm_timer_start()
165 tpu_pwm_start_stop(pwm, false); in tpu_pwm_timer_start()
168 * - Clear TCNT on TGRB match in tpu_pwm_timer_start()
169 * - Count on rising edge in tpu_pwm_timer_start()
170 * - Set prescaler in tpu_pwm_timer_start()
171 * - Output 0 until TGRA, output 1 until TGRB (active low polarity) in tpu_pwm_timer_start()
172 * - Output 1 until TGRA, output 0 until TGRB (active high polarity in tpu_pwm_timer_start()
173 * - PWM mode in tpu_pwm_timer_start()
175 tpu_pwm_write(pwm, TPU_TCRn, TPU_TCR_CCLR_TGRB | TPU_TCR_CKEG_RISING | in tpu_pwm_timer_start()
176 pwm->prescaler); in tpu_pwm_timer_start()
177 tpu_pwm_write(pwm, TPU_TMDRn, TPU_TMDR_MD_PWM); in tpu_pwm_timer_start()
178 tpu_pwm_set_pin(pwm, TPU_PIN_PWM); in tpu_pwm_timer_start()
179 tpu_pwm_write(pwm, TPU_TGRAn, pwm->duty); in tpu_pwm_timer_start()
180 tpu_pwm_write(pwm, TPU_TGRBn, pwm->period); in tpu_pwm_timer_start()
182 dev_dbg(&pwm->tpu->pdev->dev, "%u: TGRA 0x%04x TGRB 0x%04x\n", in tpu_pwm_timer_start()
183 pwm->channel, pwm->duty, pwm->period); in tpu_pwm_timer_start()
186 tpu_pwm_start_stop(pwm, true); in tpu_pwm_timer_start()
191 static void tpu_pwm_timer_stop(struct tpu_pwm_device *pwm) in tpu_pwm_timer_stop() argument
193 if (!pwm->timer_on) in tpu_pwm_timer_stop()
197 tpu_pwm_start_stop(pwm, false); in tpu_pwm_timer_stop()
200 clk_disable_unprepare(pwm->tpu->clk); in tpu_pwm_timer_stop()
201 pm_runtime_put(&pwm->tpu->pdev->dev); in tpu_pwm_timer_stop()
203 pwm->timer_on = false; in tpu_pwm_timer_stop()
206 /* -----------------------------------------------------------------------------
207 * PWM API
213 struct tpu_pwm_device *pwm; in tpu_pwm_request() local
215 if (_pwm->hwpwm >= TPU_CHANNEL_MAX) in tpu_pwm_request()
216 return -EINVAL; in tpu_pwm_request()
218 pwm = kzalloc(sizeof(*pwm), GFP_KERNEL); in tpu_pwm_request()
219 if (pwm == NULL) in tpu_pwm_request()
220 return -ENOMEM; in tpu_pwm_request()
222 pwm->tpu = tpu; in tpu_pwm_request()
223 pwm->channel = _pwm->hwpwm; in tpu_pwm_request()
224 pwm->polarity = PWM_POLARITY_NORMAL; in tpu_pwm_request()
225 pwm->prescaler = 0; in tpu_pwm_request()
226 pwm->period = 0; in tpu_pwm_request()
227 pwm->duty = 0; in tpu_pwm_request()
229 pwm->timer_on = false; in tpu_pwm_request()
231 pwm_set_chip_data(_pwm, pwm); in tpu_pwm_request()
238 struct tpu_pwm_device *pwm = pwm_get_chip_data(_pwm); in tpu_pwm_free() local
240 tpu_pwm_timer_stop(pwm); in tpu_pwm_free()
241 kfree(pwm); in tpu_pwm_free()
248 struct tpu_pwm_device *pwm = pwm_get_chip_data(_pwm); in tpu_pwm_config() local
261 clk_rate = clk_get_rate(tpu->clk); in tpu_pwm_config()
271 dev_err(&tpu->pdev->dev, "clock rate mismatch\n"); in tpu_pwm_config()
272 return -ENOTSUPP; in tpu_pwm_config()
279 return -EINVAL; in tpu_pwm_config()
284 dev_dbg(&tpu->pdev->dev, in tpu_pwm_config()
288 if (pwm->prescaler == prescaler && pwm->period == period) in tpu_pwm_config()
291 pwm->prescaler = prescaler; in tpu_pwm_config()
292 pwm->period = period; in tpu_pwm_config()
293 pwm->duty = duty; in tpu_pwm_config()
299 if (duty_only && pwm->timer_on) { in tpu_pwm_config()
305 tpu_pwm_write(pwm, TPU_TGRAn, pwm->duty); in tpu_pwm_config()
306 dev_dbg(&tpu->pdev->dev, "%u: TGRA 0x%04x\n", pwm->channel, in tpu_pwm_config()
307 pwm->duty); in tpu_pwm_config()
310 ret = tpu_pwm_timer_start(pwm); in tpu_pwm_config()
320 tpu_pwm_set_pin(pwm, duty ? TPU_PIN_ACTIVE : TPU_PIN_INACTIVE); in tpu_pwm_config()
321 tpu_pwm_timer_stop(pwm); in tpu_pwm_config()
330 struct tpu_pwm_device *pwm = pwm_get_chip_data(_pwm); in tpu_pwm_set_polarity() local
332 pwm->polarity = polarity; in tpu_pwm_set_polarity()
339 struct tpu_pwm_device *pwm = pwm_get_chip_data(_pwm); in tpu_pwm_enable() local
342 ret = tpu_pwm_timer_start(pwm); in tpu_pwm_enable()
350 if (pwm->duty == 0 || pwm->duty == pwm->period) { in tpu_pwm_enable()
351 tpu_pwm_set_pin(pwm, pwm->duty ? in tpu_pwm_enable()
353 tpu_pwm_timer_stop(pwm); in tpu_pwm_enable()
361 struct tpu_pwm_device *pwm = pwm_get_chip_data(_pwm); in tpu_pwm_disable() local
364 tpu_pwm_timer_start(pwm); in tpu_pwm_disable()
365 tpu_pwm_set_pin(pwm, TPU_PIN_INACTIVE); in tpu_pwm_disable()
366 tpu_pwm_timer_stop(pwm); in tpu_pwm_disable()
379 /* -----------------------------------------------------------------------------
389 tpu = devm_kzalloc(&pdev->dev, sizeof(*tpu), GFP_KERNEL); in tpu_probe()
391 return -ENOMEM; in tpu_probe()
393 spin_lock_init(&tpu->lock); in tpu_probe()
394 tpu->pdev = pdev; in tpu_probe()
398 tpu->base = devm_ioremap_resource(&pdev->dev, res); in tpu_probe()
399 if (IS_ERR(tpu->base)) in tpu_probe()
400 return PTR_ERR(tpu->base); in tpu_probe()
402 tpu->clk = devm_clk_get(&pdev->dev, NULL); in tpu_probe()
403 if (IS_ERR(tpu->clk)) { in tpu_probe()
404 dev_err(&pdev->dev, "cannot get clock\n"); in tpu_probe()
405 return PTR_ERR(tpu->clk); in tpu_probe()
411 tpu->chip.dev = &pdev->dev; in tpu_probe()
412 tpu->chip.ops = &tpu_pwm_ops; in tpu_probe()
413 tpu->chip.of_xlate = of_pwm_xlate_with_flags; in tpu_probe()
414 tpu->chip.of_pwm_n_cells = 3; in tpu_probe()
415 tpu->chip.base = -1; in tpu_probe()
416 tpu->chip.npwm = TPU_CHANNEL_MAX; in tpu_probe()
418 pm_runtime_enable(&pdev->dev); in tpu_probe()
420 ret = pwmchip_add(&tpu->chip); in tpu_probe()
422 dev_err(&pdev->dev, "failed to register PWM chip\n"); in tpu_probe()
423 pm_runtime_disable(&pdev->dev); in tpu_probe()
435 ret = pwmchip_remove(&tpu->chip); in tpu_remove()
437 pm_runtime_disable(&pdev->dev); in tpu_remove()
444 { .compatible = "renesas,tpu-r8a73a4", },
445 { .compatible = "renesas,tpu-r8a7740", },
446 { .compatible = "renesas,tpu-r8a7790", },
458 .name = "renesas-tpu-pwm",
466 MODULE_DESCRIPTION("Renesas TPU PWM Driver");
468 MODULE_ALIAS("platform:renesas-tpu-pwm");