Lines Matching full:latencies
69 /* Exit latencies */
73 * Endpoint acceptable latencies. A pcie downstream port only
408 * The exit latencies for L1 substates are not advertised in pcie_aspm_check_latency()
410 * to determine max latencies introduced by enabling L1 in pcie_aspm_check_latency()
413 * L1 exit latencies advertised by a device include L1 in pcie_aspm_check_latency()
414 * substate latencies (and hence do not do any check). in pcie_aspm_check_latency()
568 /* Configure common clock before checking latencies */ in pcie_aspm_cap_init()
573 * clock configuration. L0s & L1 exit latencies in the otherwise in pcie_aspm_cap_init()
661 /* Get and check endpoint acceptable latencies */ in pcie_aspm_cap_init()
961 /* Recheck latencies and update aspm_capable for links under the root */
1013 /* Recheck latencies and configure upstream links */ in pcie_aspm_exit_link_state()