Lines Matching full:dpll

241 			/* Enable the DPLL */  in oaktrail_crtc_dpms()
242 temp = REG_READ_WITH_AUX(map->dpll, i); in oaktrail_crtc_dpms()
244 REG_WRITE_WITH_AUX(map->dpll, temp, i); in oaktrail_crtc_dpms()
245 REG_READ_WITH_AUX(map->dpll, i); in oaktrail_crtc_dpms()
248 REG_WRITE_WITH_AUX(map->dpll, in oaktrail_crtc_dpms()
250 REG_READ_WITH_AUX(map->dpll, i); in oaktrail_crtc_dpms()
253 REG_WRITE_WITH_AUX(map->dpll, in oaktrail_crtc_dpms()
255 REG_READ_WITH_AUX(map->dpll, i); in oaktrail_crtc_dpms()
314 temp = REG_READ_WITH_AUX(map->dpll, i); in oaktrail_crtc_dpms()
316 REG_WRITE_WITH_AUX(map->dpll, in oaktrail_crtc_dpms()
318 REG_READ_WITH_AUX(map->dpll, i); in oaktrail_crtc_dpms()
370 u32 dpll = 0, fp = 0, dspcntr, pipeconf; in oaktrail_crtc_mode_set() local
499 dpll = 0; /*BIT16 = 0 for 100MHz reference */ in oaktrail_crtc_mode_set()
523 dpll |= DPLL_VGA_MODE_DIS; in oaktrail_crtc_mode_set()
526 dpll |= DPLL_VCO_ENABLE; in oaktrail_crtc_mode_set()
529 dpll |= DPLLA_MODE_LVDS; in oaktrail_crtc_mode_set()
531 dpll |= DPLLB_MODE_DAC_SERIAL; in oaktrail_crtc_mode_set()
537 dpll |= DPLL_DVO_HIGH_SPEED; in oaktrail_crtc_mode_set()
538 dpll |= in oaktrail_crtc_mode_set()
546 dpll |= clock.p1 << 16; // dpll |= (1 << (clock.p1 - 1)) << 16; in oaktrail_crtc_mode_set()
548 dpll |= (1 << (clock.p1 - 2)) << 17; in oaktrail_crtc_mode_set()
550 dpll |= DPLL_VCO_ENABLE; in oaktrail_crtc_mode_set()
552 if (dpll & DPLL_VCO_ENABLE) { in oaktrail_crtc_mode_set()
555 REG_WRITE_WITH_AUX(map->dpll, dpll & ~DPLL_VCO_ENABLE, i); in oaktrail_crtc_mode_set()
556 REG_READ_WITH_AUX(map->dpll, i); in oaktrail_crtc_mode_set()
564 REG_WRITE_WITH_AUX(map->dpll, dpll, i); in oaktrail_crtc_mode_set()
565 REG_READ_WITH_AUX(map->dpll, i); in oaktrail_crtc_mode_set()
570 REG_WRITE_WITH_AUX(map->dpll, dpll, i); in oaktrail_crtc_mode_set()
571 REG_READ_WITH_AUX(map->dpll, i); in oaktrail_crtc_mode_set()