Lines Matching full:errata

824 	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
838 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
847 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
856 bool "ARM errata: Stale prediction on replaced interworking branch"
872 bool "ARM errata: Processor deadlock when a false hazard is created"
886 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
899 bool "ARM errata: DMB operation may be faulty"
912 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
927 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
938 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
950 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
964 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
975 bool "ARM errata: possible faulty MMU translations following an ASID switch"
986 bool "ARM errata: no automatic Store Buffer drain"
997 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1009 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1023 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1033 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1043 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1052 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1061 This workaround for all both errata involves setting bit[12] of the
1066 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1076 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1085 bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1093 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1102 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1110 config option from the A12 erratum due to the way errata are checked
1114 bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1120 config option from the A12 erratum due to the way errata are checked
1154 bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1162 This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,